## Arithmetic & Logic Unit (ALU)

MOHITKUMAR PATEL San Jose State University

mohitkumar.patel@sjsu.edu.

Abstract: This report mainly deals the construction of 32 bit Arithmetic and Logic Unit (ALU) using ModelSim simulation tool. This project report also includes following things.

- 1) Steps to install Digital Simulation tool named 'Model Sim' and its setup.
- 2) Implementation of Arithmetic & Logic Unit (ALU) module using Verilog HDL and its requirement.
- 3) Implementation of test bench code to test the ALU using HDL.
- 4) Simulation and observation of output waveforms of ALU using ALU test bench code.

#### **General Information**

**Table I.1**: List of Tools Used

| Name     | Company  | Used for   | Free? (Y/N)       |
|----------|----------|------------|-------------------|
| ModelSim | Mentor   | Simulation | Yes (for Students |
|          | Graphics | & test     | only)             |

## 1. STEPS TO INSTALL THE SIMULATION TOOL 'MODELSIM'

There are many tools available in market for simulation such as Xilinx ISE, VCS, Modelsim, and Altera etc. However, all tools are not for free. Graphic Mentor Company provides free Modelsim Student edition tool especially for students only.

Following are the steps that show how to get free Modelsim Student Edition.

- Open this link in your browser
   <a href="http://www.mentor.com/company/higher\_ed/modelsim-student-edition">http://www.mentor.com/company/higher\_ed/modelsim-student-edition</a>
- 2) Click on 'Download Student Edition' button. This will start downloading the installation file into your computer drive.
- 3) Open the installation file, run it and complete the installation steps.

- 4) Once the installation is done, a form will appear in the browser that requires filling student's name, address, phone number, email, university name etc. Fill out the information and click finish.
- 5) After that you will receive the email from Modelsim that includes the license attachment file named 'student license.dat'.
- 6) Save the attached file with the name to the top level installation directory for ModelSim PE Student Edition (e.g., c:/modeltech pe edu). This is the directory that contains that sub-directory 'win32pe\_edu.' Do edit the file not 'student\_license.dat' in any way, or the license will not work.
- You should now be able to run ModelSim PE Student Edition.

# 2. STEPS OF SIMULATION PROJECT CREATION

This section contains the steps of how to simulate the Verilog code for ALU and its testing using test bench code using ModelSim tool.

Follow the steps in order to simulate the Verilog code for ALU.

- 1) Download the Zip file attached with this report and extract it into the new folder. This zip file contains three Verilog files with extension '.v'.
- The first file 'alu.v' contains the module code for ALU.
- The second file 'prj\_01\_tb.v' is the test bench file used for testing the functions of ALU with some specific input values.
- The third file 'prj\_definition' contains the specific bits and definitions that are used to create the ALU module.
- 2) Open the Modelsim tool and navigate to File→New→Project.
- Create Project window will open as shown in figure 4.1.

 Give a project name let say 'CS147\_Project1\_ALU' and click OK.



Figure 4.1 Create Project Window

- 3) After giving a project name the following window (figure 4.2) will appear and since we already have the Verilog code files, click on 'Add Existing File' option.
- After that one window will appear named 'Add file to Project' as figure 4.3 and click 'Browse'.
- After that another window will appear named 'select files to project' as figure 4.4 and select those three Verilog files that are attached with this project report and click 'Open' button.



Figure 4.2 Add items to the Project window



Figure 4.3 Add file to Project Window



Figure 4.4 Select files to add to project window

4) Once all three files are added to the project, select all three files from the 'Project' tab and press the compile button. If the compilation is done successfully, '✓' symbol will appear to each Verilog file as shown in figure 4.5.



Figure 4.5 Project window and Compilation of files

5) Then click on Library tab and navigate to work folder and double click on test bench file named as 'proj\_01tb.v shown in figure4.6.



Figure 4.6 Test bench code run

6) After double clicking on test bench file, the new window will appear named 'Sim' and double click on 'prj\_01\_tb' file as shown in figure 4.7.



Figure 4.7 Sim window

- 7) After opening 'prj\_01\_tb' file from above step, one 'Object' window will pop up as shown in figure 4.8 that includes all ALU modules input, output and test's name.
- Select all options that appear on object window, right click them and select 'Add Wave'.



Figure 4.8 Object window

- 8) After that one new window will appeare that will have black background and on the left side all input, outputs and operation will be placed. This window is used to see the output waveforms.
- The maps values as shown in figure 4.9 will be in hex. Therefore, in order to change them to decimal, octal or in binary, select all values and right click on them and select 'Radix' option and then select Decimal, octal or whatever you want.
- Next, click on 'Run All' button as shown in figure 4.9 and you will be able to see the output waveforms.



Figure 4.9 Waveform window

### 3. REQUIREMENTS OF ALU

An arithmetic and Logic Unit is a digital circuit that comprises the combinational logic that implements logic operations such as AND, OR, NOT and arithmetic operations such as Addition, Subtraction, Multiplication, and Bitwise AND, Bitwise OR, Shift right, Shift Left etc... ALU is the fundamental block of the central processing unit (CPU) of a computer.

The Control Unit register (CU) transfers the opcode into the ALU for decoding. The data is already fed to the ALU through its input registers. The opcode describes how to manipulate the data.

Any complex mathematical and logical program are broken down in terms two operand operations. For example: R = (G+H-I\*J) is broken down in to following series of operations by compiler.

$$\checkmark$$
 P1 = I \* J  
 $\checkmark$  P2 = H − P1  
 $\checkmark$  R = G + P2

The Logical Block shown of ALU describes the ALU operation in detail.



Figure 3.1 ALU Interference Diagram

In the shown ALU block diagram the notations are as follows.

**A and B:** the inputs to the ALU known as operands (32 bits each)

**R:** Output or Result (32 bits)

**F:** Code or Instruction from the Control Unit known as Op-code (6 bits)

ALU takes input data from operands A and B and also fetch the op-code to perform required operation from the user. Based on the computation given as opcode, ALU provides the output data at R.

## 4. DESIGN AND IMPLEMENTATION OF ALU

Verilog is a Hardware Descripting Language and it is simple to implement ALU using Verilog. All we have to do is describing the operation and data flows and Verilog simulator such as Moedelsim, Xilinx, and Synopsys VCS etc. performs the rest of the things like RTL level and Gate level circuit implementation that can be further used for physical design of ALU.

## **Design Strategy:**

- Treat the ALU as a module and note which are the inputs and output ports of ALU. As shown in figure 3.1, ALU modules has three input ports named as A,B and F and one output port R.
- The basic module code for ALU is as follows.

```
module alu (R, A, B, F);
input [31:0] A,B;
input [5:0] F;
output [31:0] R;
...set of operations...
endmodule
```

In the above code, A and B are declared as input ports, each of 32 bits and R is declared as an output port of 32 bits and F is declared as input port of 6 bits.

#### Note:

In the Verilog file attached with this project, A is named as 'op1', B is named as 'op2', R is named as 'result' and F is named is 'oprn'.

 Set of operation of ALU is declared after declaring the port types and after declaration of each operation of ALU, the module ends and leaves output wire R out of the ALU module to read the output waveforms.

## **Set of Operations of ALU:**

In this project, there are limited numbers of operations included and they are as follows.

- A. Addition
- B. Subtraction
- C. Multiplication
- D. Shift Right
- E. Shift Left
- F. Bitwise AND
- G. Bitwise OR
- H. Bitwise NOR
- I. Set less than
- Each operation can be operated by the opcode that user has provided as an input to F.

For example: if user wants that whenever there is an opcode '01h', an addition should be performed between two operand registers A and B. Moreover, whenever opcode has a value of '02h', a subtraction should be performed between two operand registers A and B and so on...

- These operations are described in Verilog code below.

always @ (op1 or op2 or oprn)

end

#### Note:

**6'h01:** 6 indicate **ALU Opcode width** i.e. 6 bits and h describes hex format and 01 is the number in hex and so on...

Whenever opcode or any input changes, ALU will performing the operation based on the provided opcode in 'oprn' register. When the value is h01, ALU will perform addition and so on... and if any input's value or opcode is unknown, then ALU will provide 'X' values after the operation and this operation will be called operation failure.

## 5. TEST STRATEGY AND TEST IMPLEMENTATION

Once the Verilog implementation code of ALU is done, the module should be tested in order to check whether it is performing the operation correctly and as per the user's requirements or not.

ALU operation can be tested using Simulation and Validation code and it is commonly known as 'Test Bench' code. This code is in Verilog language and certain numbers are defined as inputs and outputs of are tested based on input number calculations. That's how user can validate the ALU design.

The diagram for simulation block is shown in figure 5.1.



Figure 5.1 Simulation block

As shown in figure 5.1, the simulation block contains values of op1, op2 and op2 and check the output from ALU at result register.

Each test operation and its waveform are described below.

Note: if any of operands or opcode is unknown or undefined then result register will give 'x' as an output as shown in figure 5.2.



Figure 5.2 Unknown result waveform

#### A. Addition

op1= 15; op2= 3; oprn= 01



Figure 5.3 Addition output waveform

Since the oprn value is 01h, ALU will perform Addition. result= op1 + op2 = 18

#### **B.** Subtraction

op1= 10; op2= 5; oprn= 02;



Figure 5.4 Subtraction output waveform

Since the oprn value is 02h, ALU will perform Subtraction.

result= op1 - op2 = 
$$5$$

#### **C.** Multiplication

op1= 9; op2= 2; oprn= 03;



Figure 5.5 Multiplication output waveform

Since the oprn value is 03h, ALU will perform Multiplication.

result= op1 \* op2 = 
$$18$$

## D. Shift Right

op1= 8 (1000); op2= 3 (0011); oprn= 04;



Figure 5.6 Shift Right output waveform

Since the oprn value is 04h, ALU will perform Shift Right operation.

#### E. Shift Left

op1= 3 (0011); op2= 1 (0001); oprn= 05;



Figure 5.7 Shift Left output waveform

Since the oprn value is 05h, ALU will perform Shift Left operation.

result= op1 
$$<<$$
 op2 = 6 (0110)

### F. Bitwise AND

op1= 6 (0110); op2= 10 (1010); oprn= 06;



Figure 5.8 Bitwise AND output waveform

Since the oprn value is 06h, ALU will perform Bitwise AND operation.

result= op1 & op2 = 
$$0 (0010)$$

### G. Bitwise OR

op1= 9 (1001); op2= 6 (0110); oprn= 07



Figure 5.9 Bitwise OR output waveform

Since the oprn value is 07h, ALU will perform Bitwise OR operation.

#### H. Bitwise NOR



Figure 5.9 Bitwise NOR output waveform

Since the oprn value is 08h, ALU will perform Bitwise NOR operation.

#### I. Set less than

op1= 4; op2= 5; oprn= 09;



Figure 5.10 Set less than output waveform

Since the oprn value is 09h, ALU will perform Set less than operation.

result= (op1 < op2) = 1 (Since 4 less than 5 hence True)

### **Transcript Window**

Once the simulation is performed, Modelsim also shows the operation process in Transcript window. In this window user can check the outputs of ALU, how many tests are completed and how many failed that is coded by the user in the test bench code. Moreover, if the programme is not compiled then user can check the error type and error line number of Verilog code in this window and can correct it. The transcript window is shown in figure 5.11.



Figure 5.11 Transcript window

Since there are 9 operation performed and 9 tests passed, the transcript window shows total number of tests= 9 and total number of pass = 9.

#### ALL OPERATION'S OUTPUT WAVEFORM

Figure 5.12 shows all operation's output waveforms together in decimal form.



Figure 5.12 Output waveforms of all operations

## 6. CONCLUSION

From this Project, I learnt the process of installing ModelSim Tool and simulation of Verilog file on ModelSim. Furthermore, I designed and Implemented 32 bit ALU and implemented 9 different operations that can be performed by ALU and these operations are operated by opcode. Moreover, I learnt much about Verilog coding and Verilog code simulation and observation of output waveforms on ModelSim.

## 7. REFERENCES

- 1. Digital Design (4th Edition) by M. Morris Mano and Michael D. Ciletti (Dec 15, 2006)
- 2. Verilog HDL: A Guide to Digital Design and Synthesis, Second Edition By Samir Palnitkar.