

## LM2704 Micropower Step-up DC/DC Converter with 550mA Peak Current Limit

Check for Samples: LM2704

#### **FEATURES**

- 550mA, 0.7Ω, Internal Switch
- Uses Small Surface Mount Components
- Adjustable Output Voltage up to 20V
- 2.2V to 7V Input Range
- Input Undervoltage Lockout
- 0.01µA Shutdown Current
- Small 5-Lead SOT-23 Package

#### **APPLICATIONS**

- LCD Bias Supplies
- White LED Back-Lighting
- Handheld Devices
- Digital Cameras
- Portable Applications

## DESCRIPTION

The LM2704 is a micropower step-up DC/DC in a small 5-lead SOT-23 package. A current limited, fixed off-time control scheme conserves operating current resulting in high efficiency over a wide range of load conditions. The 21V switch allows for output voltages as high as 20V. The low 400ns off-time permits the use of tiny, low profile inductors and capacitors to minimize footprint and cost in space-conscious portable applications. The LM2704 is ideal for LCD panels requiring low current and high efficiency as well as white LED applications for cellular phone back-lighting. The LM2704 can drive up to 8 white LEDs from a single Li-lon battery.

#### **Typical Application Circuit**



C<sub>IN</sub>: Taiyo Yuden Ceramic C<sub>OUT</sub>: Taiyo Yuden Ceramic L: Coilcraft DO1608C-103 D: Motorola MBRM130LT3



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Connection Diagram**



The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J(MAX)$ , the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . See the Electrical Characteristics table for the thermal resistance. The maximum allowable power dissipation at any ambient temperature is calculated using:  $P_D(MAX) = (T_{J(MAX)} - T_A)/\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature.

Figure 1. SOT23-5 - Top View  $T_{Jmax} = 125$ °C,  $\theta_{JA} = 220$ °C/W

#### PIN DESCRIPTIONS

| Pin | Name            | Function                            |  |  |  |  |  |
|-----|-----------------|-------------------------------------|--|--|--|--|--|
| 1   | SW              | Power Switch input.                 |  |  |  |  |  |
| 2   | GND             | Ground.                             |  |  |  |  |  |
| 3   | FB              | Output voltage feedback input.      |  |  |  |  |  |
| 4   | SHDN            | Shutdown control input, active low. |  |  |  |  |  |
| 5   | V <sub>IN</sub> | Analog and Power input.             |  |  |  |  |  |

**SW(Pin 1):** Switch Pin. This is the drain of the internal NMOS power switch. Minimize the metal trace area connected to this pin to minimize EMI.

GND(Pin 2): Ground Pin. Tie directly to ground plane.

FB(Pin 3): Feedback Pin. Set the output voltage by selecting values for R1 and R2 using:

$$R1 = R2 \left( \frac{V_{OUT}}{1.237V} - 1 \right)$$
 (1)

Connect the ground of the feedback network to an AGND plane which should be tied directly to the GND pin.

**SHDN(Pin 4):** Shutdown Pin. The shutdown pin is an active low control. Tie this pin above 1.1V to enable the device. Tie this pin below 0.3V to turn off the device.

V<sub>IN</sub>(Pin 5): Input Supply Pin. Bypass this pin with a capacitor as close to the device as possible.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

www.ti.com



### Absolute Maximum Ratings (1)(2)

| $V_{IN}$                                                                 | 7.5V        |
|--------------------------------------------------------------------------|-------------|
| SW Voltage                                                               | 21V         |
| FB Voltage                                                               | 2V          |
| SHDN Voltage                                                             | 7.5V        |
| Maximum Junction Temp. T <sub>J</sub> <sup>(3)</sup>                     | 150°C       |
| Lead Temperature (Soldering 10 sec.)                                     | 300°C       |
| Vapor Phase (60 sec.)                                                    | 215°C       |
| Infrared (15 sec.)                                                       | 220°C       |
| ESD Ratings <sup>(4)</sup> Human Body Model Machine Model <sup>(5)</sup> | 2kV<br>200V |

- (1) Absolute maximum ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions for which the device is intended to be functional, but device parameter specifications may not be ensured. For ensured specifications and test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance, θ<sub>JA</sub>, and the ambient temperature, T<sub>A</sub>. See the Electrical Characteristics table for the thermal resistance. The maximum allowable power dissipation at any ambient temperature is calculated using: P<sub>D</sub> (MAX) = (T<sub>J(MAX)</sub> T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature.
- (4) The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin.
- (5) ESD susceptibility using the machine model is 150V for SW pin.

#### **Operating Conditions**

| Junction Temperature |                 |
|----------------------|-----------------|
| (1)                  | -40°C to +125°C |
| Supply Voltage       | 2.2V to 7V      |
| SW Voltage Max.      | 20.5V           |

<sup>(1)</sup> All limits ensured at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% production tested or ensured through statistical analysis. All limits at temperature extremes are ensured via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

#### Electrical Characteristics(1)

Specifications in standard type face are for  $T_J = 25^{\circ}\text{C}$  and those in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ). Unless otherwise specified.  $V_{IN} = 2.2\text{V}$ .

| Symbol            | Parameter                | Conditions                | <b>Min</b><br>(1) | Typ<br>(2) | <b>Max</b><br>(1) | Units |
|-------------------|--------------------------|---------------------------|-------------------|------------|-------------------|-------|
| I <sub>Q</sub>    | Device Disabled          | FB = 1.3V                 |                   | 40         | 70                |       |
|                   | Device Enabled           | FB = 1.2V                 |                   | 235        | 300               | μA    |
|                   | Shutdown                 | SHDN = 0V                 |                   | 0.01       | 2.5               |       |
| V <sub>FB</sub>   | Feedback Trip Point      |                           | 1.189             | 1.237      | 1.269             | V     |
| I <sub>CL</sub>   | Switch Current Limit     |                           | 490<br><b>420</b> | 550        | 610<br><b>620</b> | mA    |
| I <sub>B</sub>    | FB Pin Bias Current      | FB = 1.23V <sup>(3)</sup> |                   | 30         | 120               | nA    |
| V <sub>IN</sub>   | Input Voltage Range      |                           | 2.2               |            | 7.0               | V     |
| R <sub>DSON</sub> | Switch R <sub>DSON</sub> |                           |                   | 0.7        | 1.6               | Ω     |
| T <sub>OFF</sub>  | Switch Off Time          |                           |                   | 400        |                   | ns    |

<sup>(1)</sup> All limits ensured at room temperature (standard typeface) and at temperature extremes (bold typeface). All room temperature limits are 100% production tested or ensured through statistical analysis. All limits at temperature extremes are ensured via correlation using standard Statistical Quality Control (SQC) methods. All limits are used to calculate Average Outgoing Quality Level (AOQL).

<sup>2)</sup> Typical numbers are at 25°C and represent the most likely norm.

<sup>(3)</sup> Feedback current flows into the pin.



## Electrical Characteristics<sup>(1)</sup> (continued)

Specifications in standard type face are for  $T_J = 25^{\circ}\text{C}$  and those in **boldface type** apply over the full **Operating Temperature Range** ( $T_J = -40^{\circ}\text{C}$  to +125°C). Unless otherwise specified.  $V_{IN} = 2.2\text{V}$ .

| Symbol                        | Parameter                  | Conditions                                     | Min<br>(1) | <b>Typ</b> (2) | Max<br>(1) | Units |
|-------------------------------|----------------------------|------------------------------------------------|------------|----------------|------------|-------|
| I <sub>SD</sub>               | SHDN Pin Current           | SHDN = V <sub>IN</sub> , T <sub>J</sub> = 25°C |            | 0              | 80         |       |
|                               |                            | $\overline{SHDN} = V_{IN}, T_J = 125^{\circ}C$ |            | 15             |            | nA    |
|                               |                            | SHDN = GND                                     |            | 0              |            |       |
| IL                            | Switch Leakage Current     | V <sub>SW</sub> = 20V                          |            | 0.05           | 5          | μA    |
| UVP                           | Input Undervoltage Lockout | ON/OFF Threshold                               |            | 1.8            |            | V     |
| V <sub>FB</sub><br>Hysteresis | Feedback Hysteresis        |                                                |            | 8              |            | mV    |
| SHDN                          | SHDN low                   |                                                |            | 0.7            | 0.3        |       |
| Threshold                     | SHDN High                  |                                                | 1.1        | 0.7            |            | V     |
| $\theta_{JA}$                 | Thermal Resistance         |                                                |            | 220            |            | °C/W  |





I<sub>OUT</sub> (mA)

 $V_{IN}(V)$ 

## **Typical Performance Characteristics (continued)**











# Typical Performance Characteristics (continued) Step Response Start-Up/Shutdown





- 1) Load, 1mA to 17mA to 1mA, DC
- 2) V<sub>OUT</sub>, 200mV/div, AC 3) I<sub>L</sub>, 500mA/div, DC
- $T = 40\mu s/div$



 $V_{OUT} = 20V$ ,  $V_{IN} = 2.5V$ 1) SHDN, 1V/div, DC

- 2)  $I_L$ , 250mA/div, DC
- 3)  $V_{OUT}$ , 20V/div, DC
- $T = 400 \mu s/div$
- $R_L = 1.3k\Omega$



#### **OPERATION**



Figure 2. LM2704 Block Diagram



 $V_{OUT}=20V,\ V_{IN}=2.5V$ 

- 1) V<sub>SW</sub>, 20V/div, DC
- 2) Inductor Current, 500mA/div, DC
- 3) V<sub>OUT</sub>, 100mV/div, AC
- $T = 10\mu s/div$

Figure 3. Typical Switching Waveform

The LM2704 features a constant off-time control scheme. Operation can be best understood by referring to Figure 2 and Figure 3. Transistors Q1 and Q2 and resistors R3 and R4 of Figure 2 form a bandgap reference used to control the output voltage. When the voltage at the FB pin is less than 1.237V, the Enable Comp in Figure 2 enables the device and the NMOS switch is turned on pulling the SW pin to ground. When the NMOS switch is on, current begins to flow through inductor L while the load current is supplied by the output capacitor  $C_{OUT}$ . Once the current in the inductor reaches the peak current limit, the CL Comp trips and the 400ns One Shot



turns off the NMOS switch. The SW voltage will then rise to the output voltage plus a diode drop and the inductor current will begin to decrease as shown in Figure 3. During this time the energy stored in the inductor is transferred to  $C_{OUT}$  and the load. After the 400ns off-time the NMOS switch is turned on and energy is stored in the inductor again. This energy transfer from the inductor to the output causes a stepping effect in the output ripple as shown in Figure 3.

This cycle is continued until the voltage at FB reaches 1.237V. When FB reaches this voltage, the enable comparator then disables the device turning off the NMOS switch and reducing the Iq of the device to 40uA. The load current is then supplied solely by  $C_{OUT}$  indicated by the gradually decreasing slope at the output as shown in Figure 3. When the FB pin drops slightly below 1.237V, the enable comparator enables the device and begins the cycle described previously. The  $\overline{SHDN}$  pin can be used to turn off the LM2704 and reduce the Iq to 0.01µA. In shutdown mode the output voltage will be a diode drop lower than the input voltage.

#### APPLICATION INFORMATION

#### INDUCTOR SELECTION

The appropriate inductor for a given application is calculated using the following equation:

$$L = \left(\frac{V_{OUT} - V_{IN(min)} + V_{D}}{I_{CL}}\right) T_{OFF}$$
(2)

where  $V_D$  is the schottky diode voltage,  $I_{CL}$  is the switch current limit found in the Typical Performance Characteristics section, and  $T_{OFF}$  is the switch off time. When using this equation be sure to use the minimum input voltage for the application, such as for battery powered applications. For the LM2704 constant-off time control scheme, the NMOS power switch is turned off when the current limit is reached. There is approximately a 200ns delay from the time the current limit is reached in the NMOS power switch and when the internal logic actually turns off the switch. During this 200ns delay, the peak inductor current will increase. This increase in inductor current demands a larger saturation current rating for the inductor. This saturation current can be approximated by the following equation:

$$I_{PK} = I_{CL} + \left(\frac{V_{IN(max)}}{L}\right) 200 \text{ns}$$
(3)

Choosing inductors with low ESR decrease power losses and increase efficiency.

Care should be taken when choosing an inductor. For applications that require an input voltage that approaches the output voltage, such as when converting a Li-lon battery voltage to 5V, the 400ns off time may not be enough time to discharge the energy in the inductor and transfer the energy to the output capacitor and load. This can cause a ramping effect in the inductor current waveform and an increased ripple on the output voltage. Using a smaller inductor will cause the  $I_{PK}$  to increase and will increase the output voltage ripple further. This can be solved by adding a 4.7pF capacitor across the  $I_{PK}$  feedback resistor (Figure 2) and slightly increasing the output capacitor. A smaller inductor can then be used to ensure proper discharge in the 400ns off time.

#### **DIODE SELECTION**

To maintain high efficiency, the average current rating of the schottky diode should be larger than the peak inductor current,  $I_{PK}$ . Schottky diodes with a low forward drop and fast switching speeds are ideal for increasing efficiency in portable applications. Choose a reverse breakdown of the schottky diode larger than the output voltage.

#### CAPACITOR SELECTION

Choose low ESR capacitors for the output to minimize output voltage ripple. Multilayer ceramic capacitors are the best choice. For most applications, a  $1\mu F$  ceramic capacitor is sufficient. For some applications a reduction in output voltage ripple can be achieved by increasing the output capacitor.

Local bypassing for the input is needed on the LM2704. Multilayer ceramic capacitors are a good choice for this as well. A 4.7µF capacitor is sufficient for most applications. For additional bypassing, a 100nF ceramic capacitor can be used to shunt high frequency ripple on the input.

Product Folder Links: LM2704



#### LAYOUT CONSIDERATIONS

The input bypass capacitor  $C_{\text{IN}}$ , as shown in Typical Application Circuit, must be placed close to the IC. This will reduce copper trace resistance which effects input voltage ripple of the IC. For additional input voltage filtering, a 100nF bypass capacitor can be placed in parallel with  $C_{\text{IN}}$  to shunt any high frequency noise to ground. The output capacitor,  $C_{\text{OUT}}$ , should also be placed close to the IC. Any copper trace connections for the Cout capacitor can increase the series resistance, which directly effects output voltage ripple. The feedback network, resistors R1 and R2, should be kept close to the FB pin to minimize copper trace connections that can inject noise into the system. The ground connection for the feedback resistor network should connect directly to an analog ground plane. The analog ground plane should tie directly to the GND pin. If no analog ground plane is available, the ground connection for the feedback network should tie directly to the GND pin. Trace connections made to the inductor and schottky diode should be minimized to reduce power dissipation and increase overall efficiency.



Figure 4. White LED Application



Figure 5. Li-Ion 5V Application



Figure 6. Li-Ion 12V Application

0





Figure 7. 5V to 12V Application



#### **REVISION HISTORY**

| Ch | nanges from Revision C (May 2013) to Revision D    | Pag | е |
|----|----------------------------------------------------|-----|---|
| •  | Changed layout of National Data Sheet to TI format | 1   | 1 |



#### PACKAGE OPTION ADDENDUM

1-Nov-2013

#### PACKAGING INFORMATION

| Orderable Device  | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|-------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                   | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM2704MF-ADJ      | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 85    | S28B           |         |
| LM2704MF-ADJ/NOPB | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | S28B           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

1-Nov-2013

| In no event shall TI's liability aris | sing out of such information exceed the total | ourchase price of the TI part(s) at i | issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------------|-----------------------------------------------|---------------------------------------|--------------------------------|------------------------------------|
|                                       |                                               |                                       |                                |                                    |

PACKAGE MATERIALS INFORMATION

www.ti.com 8-May-2013

#### TAPE AND REEL INFORMATION





| A0 | <u> </u>                                                  |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM2704MF-ADJ      | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2704MF-ADJ/NOPB | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 8-May-2013



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM2704MF-ADJ      | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2704MF-ADJ/NOPB | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |

DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity