

# EE4620L/EE6620L/CEG4324L/CEG6324L DIGITAL INTEGRATED CIRCUIT DESIGN LAB

## **Project**

By

Current, Logan

<u>UID: U01019510</u>

Email: Current.22@wright.edu

Submission date: 04/18/2024

"I have neither given nor received aid on this assignment, nor have I observed any violation of the Honor code"

Signature:

Date: 04/18/2024

#### **Table of Contents**

- 1. Aim/Objective (p.g. 3)
- 2. 12-bit pipeline Arch & WPD Calculation (p.g 3)
- 3. VHDL Code & TB Code (p.g. 4)
- 4. Simulation Waveform (p.g. 21)
- 5. Post-synthesis Schematic Diagram (p.g. 22)
- 6. Hardware Report (p.g. 24)
- 7. Compare Hardware & Clock Speed (p.g. 26)
- **8.** Conclusion (p.g. 26)

#### **List of Figures**

- <u>2. 12-bit pipelining Arch & WPD Calculation:</u> 2 figures showing how the pipelining will look for each case conceptually
- 4. Simulation Waveform: 2 images showing the waveform for each of the cases
- 5. Post-synthesis Schematic Diagram: 2 images showing the schematic diagram
- <u>6. Hardware report:</u> 2 images portraying the hardware generated from the code and compiler

## 1. AIM / OBJECTIVE:

The aim of this lab was to explore and design the concept of pipelining as well as implementing it in the Vivado environment.

# 2. 12 -bit pipeline Arch & WPD Calculation:

# Case 1:

WPD =  $(6 * 15ns) + (2 * 5ns) = \underline{100ns}$ 



WPD = (4 \* 15ns) + (2 \* 5ns) = 70ns



# 3. VHDL Code & TB Code:

## VHDL Code:

#### Case 1 :

```
end entity;
architecture behaviour of REG is
begin
process(CLK)
   begin
        if (rising_edge(CLK)) then
            if(RSTn = '1') then
                Q <= '0'
                  --pragma_sythesis_off
                  after 10ns
                  --pragma_sythesis_on
               else
                Q <= D
                  --pragma_sythesis_off
                  after 10ns
                  --pragma_sythesis_on
            end if;
        end if;
    end process;
end architecture;
---FULL ADDER
library ieee;
use ieee.std_logic_1164.all;
entity FA is
    port (A, B, Ci: IN STD_LOGIC ;
          S, Co: OUT STD_LOGIC );
end entity;
architecture behaviour of FA is
```

```
begin
        S <= A XOR B XOR Ci
        --pragma_sythesis_off
        after 10ns
        --pragma_sythesis_on
        Co <= (A AND B) OR (Ci AND A) OR (Ci AND B)
        --pragma_sythesis_off
        after 15ns
        --pragma_sythesis_on
end architecture;
---PIPELINED ADDER
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity pipelined adder is
    generic(N :integer := 12); --4 bit pipelined adder is given here
as an example
    Port
           (A : in STD_LOGIC_VECTOR (N-1 downto 0);
            B : in STD LOGIC VECTOR (N-1 downto 0);
           Ci : in STD LOGIC;
            S : out STD_LOGIC_VECTOR (N downto 0);
           CLK, RSTn : in STD_LOGIC );
end pipelined_adder;
architecture Behavioral of pipelined_adder is
--- component declaration
component FA
    PORT (A, B, Ci: IN STD_LOGIC;
          S, Co: OUT STD_LOGIC );
end component;
component REG
```

```
port(D, CLK, RSTn: in std_logic;
        Q: out std_logic);
end component;
--- signal declaration example is given below.
--- You'll need to modify signals and their vector sizes for your
pipeline designs
signal Co
               : std logic; --use this signal as your last carry
out signal
signal tmp_cout : std_logic_vector(12 downto 0);
signal tmp S0
               : std logic vector(1 downto 0);
signal tmp S1 : std logic vector(1 downto 0);
signal tmp S2 : std logic vector(1 downto 0);
signal tmp S3 : std logic vector(1 downto 0);
signal tmp_S4 : std_logic_vector(1 downto 0);
signal tmp S5 : std logic vector(1 downto 0);
signal tmp S6 : std logic;
signal tmp S7 : std logic;
signal tmp S8 : std logic;
signal tmp S9 : std logic;
signal tmp S10 : std logic;
signal tmp_S11 : std_logic;
signal tmp A6 : std logic;
signal tmp B6 : std logic;
signal tmp A7 : std logic;
signal tmp B7 : std logic;
signal tmp A8 : std logic;
signal tmp B8 : std logic;
signal tmp A9 : std logic;
signal tmp B9 : std logic;
signal tmp A10 : std logic;
signal tmp B10 : std logic;
signal tmp A11 : std logic;
signal tmp B11 : std logic;
```

```
--- add necessary signals here
begin
--- 1st Full Adder
FA 0
       : FA port map(A(0), B(0), Ci, tmp S0(0), tmp cout(0));
reg s0 0: REG port map(tmp S0(0), CLK, RSTn, tmp S0(1));
reg s0 1: REG port map(tmp S0(1), CLK, RSTn, S(0));
--- 2nd Full Adder
FA 1 : FA port map(A(1), B(1), tmp cout(0), tmp S1(0),
tmp cout(1));
reg_s1_0: REG port map(tmp_S1(0), CLK, RSTn, tmp_S1(1));
reg s1 1: REG port map(tmp S1(1), CLK, RSTn, S(1));
---3rd Full Adder
FA 2: FA port map(A(2), B(2), tmp cout(1), tmp S2(0), tmp cout(2));
reg s2 0: REG port map(tmp S2(0), CLK, RSTn, tmp S2(1));
reg s2 1: REG port map(tmp S2(1), CLK, RSTn, S(2));
--- 4th Full Adder
FA 3: FA port map(A(3), B(3), tmp cout(2), tmp S3(0), tmp cout(3));
reg s3 0: REG port map(tmp S3(0), CLK, RSTn, tmp S3(1));
reg s3 1: REG port map(tmp S3(1), CLK, RSTn, S(3));
--- 5th Full Adder
FA 4: FA port map(A(4), B(4), tmp cout(3), tmp S4(0), tmp cout(4));
```

```
reg_s4_0: REG port map(tmp_S4(0), CLK, RSTn, tmp_S4(1));
reg_s4_1: REG port map(tmp_S4(1), CLK, RSTn, S(4));
--- 6th Full Adder
FA_5: FA port map(A(5), B(5), tmp_cout(4), tmp_S5(0), tmp_cout(5));
reg_s5_0: REG port map(tmp_S5(0), CLK, RSTn, tmp_S5(1));
reg_s5_1: REG port map(tmp_S5(1), CLK, RSTn, S(5));
cout_reg_0: REG port map(tmp_cout(5), CLK, RSTn, tmp_cout(6));
--- 7th Full Adder
reg_tmp_A6: REG port map(A(6), CLK, RSTn, tmp_A6);
reg_tmp_B6: REG port map(B(6), CLK, RSTn, tmp_B6);
FA_6: FA port map(tmp_A6, tmp_B6, tmp_cout(6), tmp_S6, tmp_cout(7));
reg_s6: REG port map(tmp_S6, CLK, RSTn, S(6));
--- 8th Full Adder
reg_tmp_A7: REG port map(A(7), CLK, RSTn, tmp_A7);
reg_tmp_B7: REG port map(B(7), CLK, RSTn, tmp_B7);
FA_7: FA port map(tmp_A7, tmp_B7, tmp_cout(7), tmp_S7, tmp_cout(8));
reg_s7: REG port map(tmp_S7, CLK, RSTn, S(7));
--- 9th Full Adder
reg_tmp_A8: REG port map(A(8), CLK, RSTn, tmp_A8);
reg_tmp_B8: REG port map(B(8), CLK, RSTn, tmp_B8);
FA_8: FA port map(tmp_A8, tmp_B8, tmp_cout(8), tmp_S8, tmp_cout(9));
reg_s8: REG port map(tmp_S8, CLK, RSTn, S(8));
```

```
10th Full Adder
reg_tmp_A9: REG port map(A(9), CLK, RSTn, tmp_A9);
reg_tmp_B9: REG port map(B(9), CLK, RSTn, tmp_B9);
FA_9: FA port map(tmp_A9, tmp_B9, tmp_cout(9), tmp_S9, tmp_cout(10));
reg_s9: REG port map(tmp_S9, CLK, RSTn, S(9));
--- 11th Full Adder
reg_tmp_A10: REG port map(A(10), CLK, RSTn, tmp_A10);
reg_tmp_B10: REG port map(B(10), CLK, RSTn, tmp_B10);
FA 10: FA port map(tmp A10, tmp B10, tmp cout(10), tmp S10,
tmp_cout(11));
reg_s10: REG port map(tmp_S10, CLK, RSTn, S(10));
--- 12th Full Adder
reg_tmp_A11: REG port map(A(11), CLK, RSTn, tmp_A11);
reg_tmp_B11: REG port map(B(11), CLK, RSTn, tmp_B11);
FA_11: FA port map(tmp_A11, tmp_B11, tmp_cout(11), tmp_S11,
tmp_cout(12));
reg_s11: REG port map(tmp_S11, CLK, RSTn, S(11));
cout_reg_1: REG port map(tmp_cout(12), CLK, RSTn, Co);
S(N) \leftarrow Co;
end Behavioral;
```

```
---REGISTER
library ieee;
use ieee.std_logic_1164.all;
entity REG is
    port(D, CLK, RSTn: in std_logic;
         Q: out std_logic);
end entity;
architecture behaviour of REG is
begin
process(CLK)
    begin
        if (rising_edge(CLK)) then
            if(RSTn = '1') then
                Q <= '0'
                  --pragma_sythesis_off
                  after 10ns
                  --pragma_sythesis_on
               else
                Q <= D
                  --pragma_sythesis_off
                  after 10ns
                  --pragma_sythesis_on
            end if;
        end if;
    end process;
end architecture;
---FULL ADDER
```

```
library ieee;
use ieee.std logic_1164.all;
entity FA is
    port (A, B, Ci: IN STD_LOGIC ;
         S, Co: OUT STD_LOGIC );
end entity;
architecture behaviour of FA is
    begin
        S <= A XOR B XOR Ci
        --pragma_sythesis_off
        after 10ns
       --pragma_sythesis_on
        Co <= (A AND B) OR (Ci AND A) OR (Ci AND B)
        --pragma_sythesis_off
        after 15ns
        --pragma sythesis on
end architecture;
---PIPELINED ADDER
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity pipelined adder is
    generic(N :integer := 12); --4 bit pipelined adder is given here
as an example
    Port
          (A : in STD LOGIC VECTOR (N-1 downto 0);
            B : in STD LOGIC VECTOR (N-1 downto 0);
           Ci : in STD LOGIC;
            S : out STD_LOGIC_VECTOR (N downto 0);
            CLK, RSTn : in STD_LOGIC );
end pipelined adder;
architecture Behavioral of pipelined adder is
```

```
--- component declaration
component FA
    PORT (A, B, Ci: IN STD_LOGIC;
         S, Co: OUT STD_LOGIC );
end component;
component REG
    port(D, CLK, RSTn: in std_logic;
        Q: out std_logic);
end component;
--- signal declaration example is given below.
--- You'll need to modify signals and their vector sizes for your
pipeline designs
signal Co
               : std logic; --use this signal as your last carry
out signal
signal tmp_cout : std_logic vector(13 downto 0);
signal tmp S0 : std logic vector(2 downto 0);
signal tmp S1 : std logic vector(2 downto 0);
signal tmp_S2 : std_logic_vector(2 downto 0);
signal tmp S3 : std logic vector(2 downto 0);
signal tmp_S4 : std_logic_vector(1 downto 0);
signal tmp_S5 : std_logic_vector(1 downto 0);
signal tmp_S6 : std_logic_vector(1 downto 0);
signal tmp_S7 : std_logic_vector(1 downto 0);
signal tmp S8 : std logic;
signal tmp S9 : std logic;
signal tmp_S10 : std_logic;
signal tmp_S11 : std_logic;
signal tmp_A4 : std_logic;
signal tmp_B4 : std_logic;
signal tmp_A5 : std_logic;
signal tmp B5 : std logic;
```

```
signal tmp A6 : std logic;
signal tmp_B6 : std_logic;
signal tmp A7 : std logic;
signal tmp_B7 : std_logic;
signal tmp_A8 : std_logic_vector(1 downto 0);
signal tmp B8 : std logic vector(1 downto 0);
signal tmp A9 : std logic vector(1 downto 0);
signal tmp B9 : std logic vector(1 downto 0);
signal tmp A10 : std logic vector(1 downto 0);
signal tmp B10 : std logic vector(1 downto 0);
signal tmp A11 : std logic vector(1 downto 0);
signal tmp_B11 : std_logic_vector(1 downto 0);
--- add necessary signals here
begin
--- 1st Full Adder
      : FA port map(A(0), B(0), Ci, tmp SO(0), tmp cout(0));
FA 0
reg s0 0: REG port map(tmp S0(0), CLK, RSTn, tmp S0(1));
reg s0 1: REG port map(tmp S0(1), CLK, RSTn, tmp S0(2));
reg s0 2: REG port map(tmp S0(2), CLK, RSTn, S(0));
--- 2nd Full Adder
FA 1 : FA port map(A(1), B(1), tmp cout(0), tmp S1(0),
tmp cout(1));
reg s1 0: REG port map(tmp S1(0), CLK, RSTn, tmp S1(1));
reg s1 1: REG port map(tmp S1(1), CLK, RSTn, tmp S1(2));
reg_s1_2: REG port map(tmp S1(2), CLK, RSTn, S(1));
---3rd Full Adder
FA 2: FA port map(A(2), B(2), tmp cout(1), tmp S2(0), tmp cout(2));
```

```
reg_s2_0: REG port map(tmp_S2(0), CLK, RSTn, tmp_S2(1));
reg_s2_1: REG port map(tmp_S2(1), CLK, RSTn, tmp_S2(2));
reg s2 2: REG port map(tmp S2(2), CLK, RSTn, S(2));
--- 4th Full Adder
FA_3: FA port map(A(3), B(3), tmp_cout(2), tmp_S3(0), tmp_cout(3));
reg_s3_0: REG port map(tmp_S3(0), CLK, RSTn, tmp_S3(1));
reg_s3_1: REG port map(tmp_S3(1), CLK, RSTn, tmp_S3(2));
reg_s3_2: REG port map(tmp_S3(2), CLK, RSTn, S(3));
cout reg 0: REG port map(tmp cout(3), CLK, RSTn, tmp cout(4));
--- 5th Full Adder
reg_tmp_A4: REG port map(A(4), CLK, RSTn, tmp_A4);
reg_tmp_B4: REG port map(B(4), CLK, RSTn, tmp_B4);
FA_4: FA port map(tmp_A4, tmp_B4, tmp_cout(4), tmp_S4(0),
tmp_cout(5));
reg s4 0: REG port map(tmp S4(0), CLK, RSTn, tmp S4(1));
reg_s4_1: REG port map(tmp_S4(1), CLK, RSTn, S(4));
--- 6th Full Adder
reg_tmp_A5: REG port map(A(5), CLK, RSTn, tmp_A5);
reg_tmp_B5: REG port map(B(5), CLK, RSTn, tmp_B5);
FA 5: FA port map(tmp A5, tmp B5, tmp cout(5), tmp S5(0),
tmp_cout(6));
reg_s5_0: REG port map(tmp_S5(0), CLK, RSTn, tmp_S5(1));
reg_s5_1: REG port map(tmp_S5(1), CLK, RSTn, S(5));
--- 7th Full Adder
reg_tmp_A6: REG port map(A(6), CLK, RSTn, tmp A6);
```

```
reg_tmp_B6: REG port map(B(6), CLK, RSTn, tmp_B6);
FA 6: FA port map(tmp A6, tmp B6, tmp cout(6), tmp S6(0),
tmp cout(7));
reg_s6_0: REG port map(tmp_S6(0), CLK, RSTn, tmp_S6(1));
reg s6 1: REG port map(tmp S6(1), CLK, RSTn, S(6));
--- 8th Full Adder
reg_tmp_A7: REG port map(A(7), CLK, RSTn, tmp_A7);
reg_tmp_B7: REG port map(B(7), CLK, RSTn, tmp_B7);
FA_7: FA port map(tmp_A7, tmp_B7, tmp_cout(7), tmp_S7(0),
tmp_cout(8));
reg_s7_0: REG port map(tmp_S7(0), CLK, RSTn, tmp_S7(1));
reg_s7_1: REG port map(tmp_S7(1), CLK, RSTn, S(7));
cout reg 1: REG port map(tmp cout(8), CLK, RSTn, tmp cout(9));
--- 9th Full Adder
reg tmp A8 0: REG port map(A(8), CLK, RSTn, tmp A8(0));
reg tmp B8 0: REG port map(B(8), CLK, RSTn, tmp_B8(0));
reg tmp A8 1: REG port map(tmp A8(0), CLK, RSTn, tmp A8(1));
reg tmp B8 1: REG port map(tmp B8(0), CLK, RSTn, tmp B8(1));
FA_8: FA port map(tmp_A8(1), tmp_B8(1), tmp_cout(9), tmp_S8,
tmp_cout(10));
reg_s8: REG port map(tmp_S8, CLK, RSTn, S(8));
--- 10th Full Adder
reg_tmp_A9_0: REG port map(A(9), CLK, RSTn, tmp_A9(0));
reg_tmp_B9_0: REG port map(B(9), CLK, RSTn, tmp_B9(0));
reg_tmp_A9_1: REG port map(tmp_A9(0), CLK, RSTn, tmp_A9(1));
reg tmp B9 1: REG port map(tmp B9(0), CLK, RSTn, tmp B9(1));
```

```
FA_9: FA port map(tmp_A9(1), tmp_B9(1), tmp_cout(10), tmp_S9,
tmp_cout(11));
reg_s9: REG port map(tmp_S9, CLK, RSTn, S(9));
--- 11th Full Adder
reg tmp A10 0: REG port map(A(10), CLK, RSTn, tmp A10(0));
reg_tmp_B10_0: REG port map(B(10), CLK, RSTn, tmp_B10(0));
reg_tmp_A10_1: REG port map(tmp_A10(0), CLK, RSTn, tmp_A10(1));
reg tmp B10 1: REG port map(tmp B10(0), CLK, RSTn, tmp B10(1));
FA 10: FA port map(tmp A10(1), tmp B10(1), tmp cout(11), tmp S10,
tmp_cout(12));
reg s10: REG port map(tmp S10, CLK, RSTn, S(10));
--- 12th Full Adder
reg_tmp_A11_0: REG port map(A(11), CLK, RSTn, tmp_A11(0));
reg_tmp_B11_0: REG port map(B(11), CLK, RSTn, tmp_B11(0));
reg_tmp_A11_1: REG port map(tmp_A11(0), CLK, RSTn, tmp_A11(1));
reg tmp B11 1: REG port map(tmp B11(0), CLK, RSTn, tmp B11(1));
FA_11: FA port map(tmp_A11(1), tmp_B11(1), tmp_cout(12), tmp_S11,
tmp_cout(13));
reg_s11: REG port map(tmp_S11, CLK, RSTn, S(11));
cout reg 2: REG port map(tmp cout(13), CLK, RSTn, Co);
S(N) < =Co;
end Behavioral;
```

#### TB Code:

```
-- Company:
 - Engineer:
-- Create Date:
-- Design Name:
-- Module Name: tb pipelined adder - Behavioral
-- Project Name:
-- Target Devices:
-- Tool Versions:
-- Description:
-- Dependencies:
-- Revision:
-- Revision 0.01 - File Created
-- Additional Comments:
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity tb pipelined adder is
    generic(N :integer := 12); --4 bit pipelined adder is given here
as an example
-- Port ( );
end tb_pipelined_adder;
architecture Behavioral of tb pipelined adder is
component pipelined adder is
    generic(N :integer := 12); --4 bit pipelined adder (change
accordingly)
    Port ( A : in STD_LOGIC_VECTOR (N-1 downto 0);
```

```
B : in STD_LOGIC_VECTOR (N-1 downto 0);
          Ci : in STD LOGIC;
          S : out STD_LOGIC_VECTOR (N downto 0);
            Co : out STD LOGIC;
          CLK, RSTn : in STD_LOGIC );
end component;
  signal A,B : std_logic_vector (N-1 downto 0);
  signal Ci : std logic := '0';
  signal clk : std logic := '0';
  signal rst : std logic := '1';
  signal Sum : std_logic_vector (N downto 0);
    signal Co : std_logic;
constant P: integer:= 3;
                         -- number of pipeline stages
begin
UTT: pipelined_adder generic map(N=>12) port map(A,B,Ci,Sum,clk,rst);
--4 bit pipelined adder (change accordingly)
clk process :process
                begin
                    clk <= '0';
                    wait for clk_period/2;
                    clk <= '1';
                wait for clk period/2;
            end process;
stim proc: process
            begin
       -----12-bit ADDER INPUTS are given here as an example
                  rst <= '1';
                  A <= "000000000000";
                  B <= "000000000000";
                  Ci<= '0';
```

```
wait for clk_period;
rst <= '0'; --- 27+127
A <= "000000011011";
B <= "0000011111111";
Ci<= '0';
wait for (P)*clk_period;
A <= "000000011011"; -- 27+127+1
B <= "000001111111";
Ci<= '1';
wait for (P)*clk_period;
A <= "000000011011"; -- 27+4095
B <= "11111111111";
Ci<= '0';
wait for (P)*clk_period;
A <= "000000011011"; -- 27+4095+1
B <= "11111111111";
Ci<= '1';
wait for (P)*clk_period;
A <= "000001110101"; --117+127
B <= "000001111111";
Ci<= '0';
wait for (P)*clk period;
A <= "000001110101"; --117+127+1
B <= "000001111111";
Ci<= '1';
wait for (P)*clk period;
A <= "000001110101"; --117+4095
B <= "11111111111";
Ci<= '0';
wait for (P)*clk_period;
A <= "000001110101"; --117+4095+1
```

## 4. Simulation Waveforms:

#### Case 1:





# 5. Post-synthesis Schematic Diagram:

## Case 1:





## 6. Hardware Report:

#### Case 1:





## 7. Compare Hardware & Clock Speed:

#### **Hardware Comparison:**

For both case 1 and case 2 they use over 320 FF, but in case 1 it uses 322 registers to make the 2-pipelining work and in case 2 it uses 333 registers in order to make it work. So, in these two cases, case 1 uses less hardware than case 2 uses in order to make the design.

## Clock speed Comparison:

The speed than the time the first case takes is about 100ns to go through a full clock cycle, but in case 2 it uses less time at 70ns for a full clock cycle of the design.

#### 8. Conclusion:

We learned in this project how to implement pipelining in the Vivado environment as well as comparing two cases of our pipelining. In the first case we designed a circuit using 2 pipelines for 12 1-bit full adders and in the second case we used 3 pipelines for the 12 1-bit full adders. Between the two cases here, case 1 ended up using less hardware than case 2 but it took more time to go though a full clock cycle than case 2 did. This showed us that 3 pipelines is faster than 2 pipelines for this particular project but it is more hardware intensive to design than using less pipelines as seen. Overall, this was a very fun and interesting project as it taught me how to implement pipelining in VHDL and in the Vivado environment as well as compare 2 different instances of pipelining and the effects of using more or less pipes in the same design.