## **Profile Information**

RV-VLSI ID: 1ADADB216001

## **Career Objective**

• To contribute my skills sets to the organization to achieve the goals and targets that enhance my professional and personal growth

## **Core Competancy**

- Good knowledge of CMOS device physics and transistor operation
- Good knowledge of Digital Design Concepts
- Good working experience on 180nm, 90nm & 28nm technology nodes
- Understanding of layout dependent proximity effects like wpe & lod
- Good knowledge of SRAM architecture & layout design
- Good knowledge of CMOS device physics and transistor operation
- Good knowledge of Digital Design Concepts
- Good working experience on 180nm, 90nm & 28nm technology nodes
- Understanding of layout dependent proximity effects like wpe & lod
- Good knowledge of SRAM architecture & layout design

| Education Details |                                    |                                                              |                 |           |  |
|-------------------|------------------------------------|--------------------------------------------------------------|-----------------|-----------|--|
| Degree            | Discipline                         | School/College                                               | Year of passing | Aggregate |  |
| PG<br>Diploma     | Advanced Diploma in ASIC<br>Design | RV-VLSI Design Center                                        | 2014            | -         |  |
| Degree            | Electronics and Communication      | Manipal Institute of<br>Technology, Manipal                  | 2013            | 5.98      |  |
| PUC               | -                                  | Gomatesh Polytechnic,<br>Belgaum                             | 2009            | 71.07%    |  |
| SSLC              | -                                  | Composite Sports English<br>Medium High School,<br>Chandargi | 2006            | 76.80%    |  |

## **Project Details**

| Project Title          | "Leaf Cell Design Of Memory Compiler Using 28nm Technology Node"                                                                                                                                                                                        |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Institue Name          | RV-VLSI DESIGN CENTER                                                                                                                                                                                                                                   |  |
| Project<br>Description | The project consists of designing different blocks used in constructing memory cell: 1)Sense Amplifier 2)Precharge block 3)Controller 4)Pre-decoder 5)Final decoder 6)Input and output driver                                                           |  |
| Tools Used             | ICstudio from Mentor Graphics- 1)Pyxis (Schematic and Layout editor) 2)Calibre (DRC, LVS, PEX check)                                                                                                                                                    |  |
| Challenges             | 1)Making complete layout within the given PR-Boundary 2)Placing all contacts and poly's on grid following all DRC rules 3)Proper routing keeping word lines (WL) in horizontal and bit lines (BL) at vertical directions 4)Using dedicated metals at pa |  |

| Project Title  | "Standard Cell Library Design Using 28nm Technology Node"                                                                                                          |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Institue Name  | RV-VLSI Design Center                                                                                                                                              |  |
| IIIIACCEINTIAN | Design Schematic and Layout of Standard Cells like: 1) INVX12) INVX23) AND2X14) NAND2X15) NAND2X26) NAND2X37) NOR3X18) NOR3X29) NOR3X410) OR3X111) OR3X212) OR3X4  |  |
| Tools Used     | ICstudio from Mentor Graphics-1) Pyxis (Schematic and Layout editor)2)<br>Calibre (DRC, LVS, PEX check)                                                            |  |
| Challenges     | 1) Making the layout within the PR-Boundary. 2) Placing of poly's and contacts on grid.3) Reducing the parasitics.4) To make optimized layout with proper routing. |  |

| Project Title          | "Standard Cell Library Design Using 90nm Technology Node"                                                                                                                                                                                               |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Institue Name          | RV-VLSI Design Center                                                                                                                                                                                                                                   |
| Project<br>Description | Design Schematic and Layout for Standard cells library:1) Combinational : Half Adder: HADDX2 , Mux:MUX21X2, AOI : AOI221X2(Schematic entry, layout, DRC, LVS check) 2) Sequential : DFFX1, DFFX2 (Schematic entry, layout, DRC, LVS check)              |
| Tools Used             | ICstudio from Mentor Graphics-1) Pyxis (Schematic and Layout editor).2) Calibre (DRC, LVS, PEX check).                                                                                                                                                  |
| Challenges             | 1) Completing the layout within the PR-Boundary maintaining all DRC rules. 2) Placing metal pins on grid maintaining proper distance among them.3) Reducing the parasitics by avoiding poly routing.4) Identifying the missing ports and missing instan |

| Project Title          | "DRC and LVS Test Cases and Design of Analog Layout Using 180nm<br>Technology Node"                                                                                                                                                           |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Institue Name          | RV-VLSI Design Center                                                                                                                                                                                                                         |  |
| Project<br>Description | Floor planning and layout design of 2stage operational amplifierusing 180nm technology using device matching techniques, Worked on 180nm DRC and LVS test cases, From a given layout, finding out the DRC and LVS errors and rectifying them. |  |
| Tools Used             | ICstudio from Mentor Graphics-1) Pyxis (Schematic and Layout editor)2)<br>Calibre (DRC, LVS, PEX check)                                                                                                                                       |  |
| Challenges             | 1) Making an optimized floor plan. 2) Transistors matching with the help of common centroid and inter-digitized technique.3) Making effective use of dummy transistors.4) Recognizing the sensitive transisitors and protecting them.         |  |

| Project Name           | " Implementation of fuzzy control system for ankle joint movementsâ€□                                                                                  |  |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Institute Name         | Manipal Institute of Technology, Manipal                                                                                                               |  |
| Project<br>Description | The sensor unit detects the gait phase during walking &the controller controls dorsiflexion & plantar flexion based on the output signals from sensors |  |
| Challenges             | Getting correct signal of dorsiflexion & plantar flexion while walking Understanding of LabView Software and NI-DAQ system                             |  |
| Tools                  | LabView (Software), NI-DAQ, Gyro Sensor                                                                                                                |  |