## **Profile Information**

Name: SAMEER NANDAGAVE Email: nandagavesameer@gmail.com

## **Career Objective**

• To face new challenges in the field of physical design engineering which will truly test my skills and help myself and the organization to flourish.

## **Core Competancy**

- Good software and scripting skills Perl, Tcl to enhance design automation and flow and physical synthesis improvements.
- Good hands-on experience with Floor planning, power planning, placement, timing optimization.
- Good understanding of static timing analysis (STA), EM/IR and sign-off flows
- Good knowledge of Verilog RTL coding and Digital Design Concepts
- Good working knowledge of Linux, and C programming
- Good knowledge about ASIC Design flow.
- Good understanding of fundamentals of Transistors and circuit theory
- Basic knowledge of power reduction techniques.
- Hands on experience on physical verification DRC and LVS using Hercules
- Good knowledge of design and verification of Memory elements.

| Education Details |                                                               |                                        |                 |           |
|-------------------|---------------------------------------------------------------|----------------------------------------|-----------------|-----------|
| Degree            | Discipline                                                    | School/College                         | Year of passing | Aggregate |
| PG<br>Diploma     | ASIC Physical Design (PD) for<br>Deep Submicron process nodes | RV-VLSI Design Center                  | 2015            | -         |
| Master<br>Degree  | VLSI DESIGN                                                   | VIT University                         | 2015            | 8.9       |
| Degree            | Electronics and Communication                                 | Gogte Institute of<br>Technology       | 2012            | 76.7      |
| PUC               | -                                                             | SHIVANAND COLLEGE,<br>KAGWAD           | 2008            | 80.33     |
| SSLC              | -                                                             | JAWAHAR NAVODAYA<br>VIDYALAYA, BELGAUM | 2006            | 67.3      |

## **Project Details**

| Project Title | Block level physical design of torpedo subsystem                                                                                                                                                       |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Institue Name | rue Name RV-VLSI DESIGN CENTRE                                                                                                                                                                         |  |  |  |
| Description   | Torpedo sub block includes 32 macros, 43275 standard cells ,it has total of 5 clocks (3 propagated and 2 generated), 6 metal layers are used, Fab: jazz semiconductor, 180 nm technology node is used. |  |  |  |
| Tools Used    | ICC, Prime Time, Hercules from Synopsis, Calibre from Mentor Graphics                                                                                                                                  |  |  |  |

| Challenges | Placement of macros during Floor plan, deciding number of power straps to get IR drop (VDD+VSS) less than 5% of 1.8 performing EM analysis, Timing driven placement, DFM Analysis, fixing Antenna Violations, Also analysing and writing TCL scripts. |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| Project Title | Synthesis and performing Static Timing Analysis                                                                                                                                                                                 |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Institue Name | RV-VLSI DESIGN CENTRE                                                                                                                                                                                                           |  |  |  |
| Project       | Synthesis of many designs and performing STA and analyzing timing reports for all kinds of timing paths. Writing SDC's to create/generate clocks, to declare false paths, multi cycle paths, constraining various timing paths. |  |  |  |
| Tools Used    | Design Compiler and Prime Time from Synopsis.                                                                                                                                                                                   |  |  |  |
| Challenges    | Fixing of Setup and Hold violations .Determination of false paths in the design, understanding of delays caused by various cells and nets, considering OCV and removal of common path reconvergence pessimism.                  |  |  |  |

| Project Title                                                                                                                                                                    | ASIC IMPLEMENTATION OF HIGH THROUGHPUT PID CONTROLLER |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|--|--|
| Institue Name                                                                                                                                                                    | VIT UNIVERSITY                                        |  |  |  |  |
| Project where lots of power is dissipated. In order to reduce the power consumed enhance the speed Hand-Carlson adder and a 8-level pipelined form of multiplier have been used. |                                                       |  |  |  |  |
| Tools Used                                                                                                                                                                       | NCsim, RC Compiler, Encounter SOC, Modelsim.          |  |  |  |  |

| Project Title | SYNCHRONOUS FIFO: RTL Design and Verification.                                               |
|---------------|----------------------------------------------------------------------------------------------|
| Institue Name | VIT UNIVERSITY                                                                               |
| 11 5          | Synchronous FIFO acts as buffer interface bridge in most of the device which are interfaced. |
| Tools Used    | Cadence-NCsim, Cadence Code-coverage.                                                        |

| Uprainct Nama         | LOW COMPLEXITY HARDWARE SHARING ARCHITECTURE OF DEBLOCKING FILTER FOR VP8 AND H.264 VIDEO STANDARDS.                                                                                                   |  |  |  |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| <b>Institute Name</b> | Gogte Institute of Technology                                                                                                                                                                          |  |  |  |
| 11 9                  | Reduce the complexity of Deblocking Filter we have derived architecture shared between H.264 and VP8 .                                                                                                 |  |  |  |
| Challenges            | Study H.264 and VP8 video compression standard.Implementation in Matlab and check the picture signal to noise ratio (PSNR). Implemented RTL in Verilog and checked the gate count and quality of image |  |  |  |
| Tools                 | Matlab, quartus II, Modelsim                                                                                                                                                                           |  |  |  |

| Project Name   | MULTI-STAGE NOISE SHAPING ARCHITECTURE USING A SIGMA-DELTA ADC                                           |
|----------------|----------------------------------------------------------------------------------------------------------|
| Institute Name | VIT University                                                                                           |
| 11 9           | The multistage noise shaping modulator which offer least noise is used for the design of sigma delta ADC |

| Challongos | Design of Two stage operational Amplifier, Summer, integrating-circuitry.  Design of latched-comparator, 1-bit DAC. Assembling of all the above component to get Multi Stage Noise shaping Modulator Design of sigma delta ADC |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Tools      | Cadence Virtuoso                                                                                                                                                                                                               |