## **Profile Information**

Name: Basavaraj Shikarakhane Email: basavaraj255@gmail.comm

**Phone:** 9538130954 Address: #481 Keri oni sarwad

Bijapur

Karnataka-586125

## **Career Objective**

• To obtain a position within the company that will allow me to utilize my skills and knowledge in Physical design for the benefit of the company

## **Core Competancy**

- Good understanding of fundamentals of CMOS Transistors and circuit theory understanding of fundamentals of CMOS Transist
- Basic knowledge of ASCI flow (RTL to GDSII) understanding of fundamentals of CMOS Transistors and circuit theory
- Good knowledge of Digital Design Concepts. understanding of fundamentals of CMOS Transistors and circuit theory
- Good exposure to technology by undergoing additional training in VLSI.
- Efficient in placement of high count macros during floor planning.
- Good understanding of fundamentals of CMOS Transistors and circuit theory
- Basic knowledge of ASCI flow (RTL to GDSII)
- Good knowledge of Digital Design Concepts.
- Good exposure to technology by undergoing additional training in VLSI.
- Efficient in placement of high count macros during floor planning.

| Education Details |                                                       |                                                                                                       |                 |           |  |
|-------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------|-----------|--|
| Degree            | Discipline                                            | School/College                                                                                        | Year of passing | Aggregate |  |
| PG<br>Diploma     | Advanced Diploma in ASIC<br>Design - RTL Verification | kiran                                                                                                 | 2015            | -         |  |
| Degree            | Electrical and Electronics                            | B.L.D.E.A College Of<br>Engineering & Technology                                                      | 2015            | 70.94     |  |
| PUC               | -                                                     | KCP science college Bijapur,<br>Karnataka Karnataka Pre-<br>University                                | 2010            | 74.83     |  |
| SSLC              | -                                                     | Vivekananda high school<br>sarwad, Bijapur, Karnataka<br>Karnataka Secondary<br>Education Examination | 2008            | 89        |  |

## **Project Details**

| Project Title | Block level physical design of torpedo subsystem |
|---------------|--------------------------------------------------|
| Institue Name | RV-VLSI Design Centre                            |

|            | IC Compiler from Synopsys (for physical implementation), Prime Time from Synopsys (for STA), Hercules from Synopsys (for DRC)                                                                                                          |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Challongos | Placement of macros with restricted orientations and to avoid stacking of macros, have done multiple iterations to come up with an efficient floorplan.  Deciding number of power straps to get IR drop (VDD+VSS) less than 5% of 1.8V |

| Project Name           | BE Project Name                               |
|------------------------|-----------------------------------------------|
| Institute Name         | B.L.D.E.A College Of Engineering & Technology |
| Project<br>Description | BE PRoject desc                               |
| Challenges             | asdf asdf asdf sadf                           |
| Tools                  | asdfasdf                                      |