## UNIVERSITY OF CALIFORNIA

## **College of Engineering**

## **Department of Electrical Engineering and Computer Sciences**

## E. Alon Homework #1 EE 290C Due Thursday, February 3, 2011

- 1. This problem will examine the a common situation where (relatively small) inverters are used to drive and receive off-chip signals.
  - a. As shown below, the TX inverter's output resistance is assumed to be  $450\Omega$ , while the receiver is assumed to present an open circuit at its input.



Assuming that the input voltage  $V_i$  is a step from 0V to 1V, sketch a plot of  $V_{TX}$  and  $V_{RX}$  vs. time.

b. Now let's look at what happens if we send a pulse (0V to 1V back to 0V) of width  $T_{bit}$  down the line. Sketch  $V_{TX}$  and  $V_{RX}$  for  $T_{bit}$  = 80ns and for  $T_{bit}$  = 10ns.



- c. Assuming that the receiver's threshold is set at exactly 0.5V (and that the receiver is infinitely sensitive i.e., it switches from 0 to 1 at exactly the threshold), approximately what is the maximum bit-rate (i.e.,  $1/T_{bit}$ ) that you could operate this link?
- d. Assuming that the  $\varepsilon_r$  of the transmission line's dielectric is 4 and under the same conditions as part c., what is the maximum distance this link can operate over at 1Gb/s?
- e. Interestingly, decreasing the output impedance of the inverter driver too much can have even more detrimental effects from the standpoint of the ability of the link to communicate correctly



Shown above is a new model of the link where it is assumed that the output impedance of the inverter is zero. Sketch a plot of  $V_{TX}$  and  $V_{RX}$  vs. time for a step input voltage  $V_i$  from 0V to 1V.



2. In this problem we look at the design of the basic link shown below. Throughout the problem, you can use the simple switch model (from EE141) for the transistors with the following parameters:  $C_G = 2fF/\mu m$ ,  $C_D = 1fF/\mu m$ ,  $R_{sq,n} = 25k\Omega/\Box$ ,  $R_{sq,p} = 37.5k\Omega/\Box$ , L=40nm, and  $V_{DD} = 1V$ .



- a. Show how you would modify the basic link schematic shown above in order to terminate the channel at the receiver end with  $50\Omega$ . You should also assume that the switching point of the receiver's inverter is  $V_{DD}/2$  (i.e., 0.5V) and ensure that your termination provides an appropriate bias point for the inverter.
- b. Assuming that we'd like the transmitter to be matched to the channel (i.e., how have a total output impedance of  $50\Omega$ ), and that  $k_{active}$  represents the percentage of the transmitter's output impedance that is due to the transistors (and not due to the explicit resistor  $R_T$ ), provide an expression for  $W_p$  and  $W_n$  as a function of  $k_{active}$ .
- c. Based on your expression in part b., assuming that this link operates at 5Gb/s, what is the average total power consumed by the driver? You should ignore the parasitics of the receiver's inverter, but you should include the dynamic power consumed by driving the gate inputs of the transmitter.
- d. Next we will look at actually constructing the receiver's termination resistor. For simplicity we will assume that the transistor characteristics don't vary, but that any explicit (unsilicided poly) resistors we use vary  $\pm -20\%$ , and that we'd like to control the termination to be accurate to within 5% (i.e., the resistance should be equal to  $50\Omega \pm -2.5\Omega$ ). Draw a design that achieves this goal; you don't need to worry about showing the loop that controls the resistance, but you should provide values for the components (e.g., transistor widths, resistor nominal values, etc.).