**PCF8574** 

# Instruments

# PCF8574 リモート 8 ビット I/O エクスパンダ、I<sup>2</sup>C バス対応

# 1 特長

- 低いスタンバイ消費電流:10µA以下
- I2C からパラレル ポートへのエクスパンダ
- オープンドレイン割り込み出力
- ほとんどのマイクロコントローラと互換
- 大電流の駆動能力を持つラッチ付き出力により、LED を直接駆動
- JESD 78、Class II 準拠で 100mA 超のラッチアップ

# 2 アプリケーション

- テレコム シェルター:フィルタ ユニット
- サーバー
- ルーター (テレコム スイッチング機器)
- パーソナル コンピュータ
- パーソナル エレクトロニクス
- 産業用オートメーション
- GPIO が制限されたプロセッサを使用する製品

### 3 概要

この 2 線式双方向バス (I<sup>2</sup>C) 用 8 ビット入出力 (I/O) エク スパンダは、2.5V~6Vの V<sub>CC</sub>で動作するように設計され

PCF8574 デバイスは、I2C インターフェイス [シリアル クロ ック (SCL)、シリアル データ (SDA)] により、ほとんどのマ イクロコントローラ ファミリの汎用リモート I/O 拡張に使用 できます。

このデバイスには 8 ビット、疑似双方向の I/O ポート (PO ~P7) があり、大電流駆動能力を持つラッチ付き出力によ り LED を直接駆動できます。それぞれの疑似双方向 I/O は、データ方向制御信号を使用せずに、入力または出力 として使用できます。電源投入時、I/O は HIGH になりま す。このモードでは、Vcc への電流源のみがアクティブに なります。

#### パッケージ情報

| 部品番号     | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |
|----------|----------------------|--------------------------|
|          | TVSOP (DGV) (20)     | 5mm × 6.40 mm            |
|          | SOIC (DW, 16)        | 10.3mm × 10.3mm          |
| PCF8574  | PDIP (N, 16)         | 19.3mm × 9.4 mm          |
| FCI 0374 | TSSOP (PW, 20)       | 6.5mm × 6.4 mm           |
|          | VQFN (RGT, 16)       | 3mm × 3mm                |
|          | VQFN (RGY) (20)      | 4.5mm × 3.5 mm           |

- (1) 詳細については、セクション 11 を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



概略回路図



# **Table of Contents**

| 1 特長 1                                              | 7.3 Feature Description13                    |
|-----------------------------------------------------|----------------------------------------------|
| 2 アプリケーション1                                         |                                              |
| 3 概要 1                                              | A A                                          |
| 4 Pin Configuration and Functions                   |                                              |
| 5 Specifications4                                   |                                              |
| 5.1 Absolute Maximum Ratings4                       | 0.0 Dayyar Cymply Dagaranagalatiana 40       |
| 5.2 ESD Ratings4                                    |                                              |
| 5.3 Recommended Operating Conditions4               | 00 Decides and Decision and Addison Occasion |
| 5.4 Thermal Information4                            |                                              |
| 5.5 Electrical Characteristics5                     |                                              |
| 5.6 I <sup>2</sup> C Interface Timing Requirements5 | 0 0 1 10 1 17 1 1                            |
| 5.7 Switching Characteristics6                      |                                              |
| 5.8 Typical Characteristics7                        |                                              |
| 6 Parameter Measurement Information9                |                                              |
| 7 Detailed Description12                            |                                              |
| 7.1 Overview                                        |                                              |
| 7.2 Functional Block Diagram12                      | , , , , , , , , , , , , , , , , , , , ,      |

English Data Sheet: SCPS068



# **4 Pin Configuration and Functions**



図 4-1. RGT Package, 16 Pins (Top View)



図 4-2. RGY Package, 20 Pins (Top View)



図 4-4. DW or N Package, 20 Pins, Top View



図 4-3. DGV or PW Package, 20 Pins (Top View)

表 4-1. Pin Functions

|                 |                                  | PIN                               |                                   |                                 | TYPE | DESCRIPTION                                                                                                 |
|-----------------|----------------------------------|-----------------------------------|-----------------------------------|---------------------------------|------|-------------------------------------------------------------------------------------------------------------|
| NAME            | RGT                              | RGY                               | DGV or PW                         | DW or N                         | ITPE | DESCRIPTION                                                                                                 |
| A [02]          | 2, 3, 4                          | 6, 7, 9                           | 6, 7, 9                           | 1, 2, 3                         | I    | Address inputs 0 through 2. Connect directly to V <sub>CC</sub> or ground. Pullup resistors are not needed. |
| GND             | 9                                | 15                                | 15                                | 8                               | _    | Ground                                                                                                      |
| INT             | 14                               | 1                                 | 1                                 | 13                              | 0    | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor.                                     |
| NC              | -                                | 3, 8, 13, 18                      | 3, 8, 13, 18                      | -                               | _    | Do not connect                                                                                              |
| P[07]           | 5, 6, 7, 8,<br>10, 11, 12,<br>13 | 10, 11, 12, 14,<br>16, 17, 19, 20 | 10, 11, 12, 14,<br>16, 17, 19, 20 | 4, 5, 6, 7,<br>9, 10, 11,<br>12 | I/O  | P-port input/output. Push-pull design structure.                                                            |
| SCL             | 15                               | 2                                 | 2                                 | 14                              | I    | Serial clock line. Connect to V <sub>CC</sub> through a pullup resistor                                     |
| SDA             | 16                               | 4                                 | 4                                 | 15                              | I/O  | Serial data line. Connect to V <sub>CC</sub> through a pullup resistor.                                     |
| V <sub>CC</sub> | 1                                | 5                                 | 5                                 | 16                              | _    | Voltage supply                                                                                              |

English Data Sheet: SCPS068



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                             | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|-----------------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                              |                             | -0.5 | 6.5                   | V    |
| VI               | Input voltage range <sup>(2)</sup>                |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| Vo               | Output voltage range <sup>(2)</sup>               |                             | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0          |      | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>0</sub> < 0          |      | -20                   | mA   |
| I <sub>OK</sub>  | Input/output clamp current                        | $V_O < 0$ or $V_O > V_{CC}$ |      | ±400                  | μA   |
| I <sub>OL</sub>  | Continuous output low current                     | $V_O = 0$ to $V_{CC}$       |      | 50                    | mA   |
| I <sub>OH</sub>  | Continuous output high current                    | $V_O = 0$ to $V_{CC}$       |      | -4                    | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                             |      | ±100                  | mA   |
| TJ               | Junction temperature                              |                             |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature range                         |                             |      |                       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Section 5.3 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 5.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | 1500  | V    |
| V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 2000  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 5.3 Recommended Operating Conditions

|                 |                                | MIN                   | MAX                   | UNIT |
|-----------------|--------------------------------|-----------------------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage                 | 2.5                   | 6                     | V    |
| V <sub>IH</sub> | High-level input voltage       | 0.7 × V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IL</sub> | Low-level input voltage        | -0.5                  | 0.3 × V <sub>CC</sub> | V    |
| I <sub>OH</sub> | High-level output current      |                       | -1                    | mA   |
| I <sub>OL</sub> | Low-level output current       |                       | 25                    | mA   |
| T <sub>A</sub>  | Operating free-air temperature | -40                   | 85                    | °C   |

### 5.4 Thermal Information

|                        |                                              | PCF8574 |         |         |         |         |         |      |  |
|------------------------|----------------------------------------------|---------|---------|---------|---------|---------|---------|------|--|
|                        | THERMAL METRIC (1)                           | DGV     | DW      | N       | PW      | RGT     | RGY     | UNIT |  |
|                        |                                              | 20 PINS | 16 PINS | 16 PINS | 20 PINS | 16 PINS | 20 PINS |      |  |
| R <sub>0JA</sub>       | Junction-to-ambient thermal resistance       | 92      | 76.7    | 73.1    | 94.8    | 56.0    | 52.2    | °C/W |  |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance    | -       | 45.1    | 51.9    | 40.2    | 67.4    | 50.6    | °C/W |  |
| R <sub>0JB</sub>       | Junction-to-board thermal resistance         | -       | 45.8    | 48.3    | 58.5    | 31.2    | 29.2    | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | -       | 17.2    | 29.8    | 2.8     | 3.9     | 3.3     | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | -       | 45.2    | 47.9    | 58.0    | 31.1    | 29.1    | °C/W |  |
| R <sub>0JC(bot)</sub>  | Junction-to-case (bottom) thermal resistance | -       | n/a     | n/a     | n/a     | 15.1    | 16.0    | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

# **5.5 Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

|                  | · · ·                           | TEST                                    | CONDITI               | ONS                        | VCC          | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|------------------|---------------------------------|-----------------------------------------|-----------------------|----------------------------|--------------|------|--------------------|------|------|
| V <sub>IK</sub>  | Input diode clamp voltage       | I <sub>I</sub> = -18 mA                 |                       |                            | 2.5 V to 6 V | -1.2 |                    |      | V    |
| $V_{POR}$        | Power-on reset voltage          | $V_I = V_{CC}$ or GND,                  | I <sub>O</sub> = 0    |                            | 6 V          |      | 1.3                | 2.4  | V    |
| I <sub>OH</sub>  | P port                          | V <sub>O</sub> = GND                    |                       |                            | 2.5 V to 6 V | -310 |                    | -30  | μA   |
| I <sub>OHT</sub> | P port transient pullup current | High during acknow                      | ledge, V <sub>0</sub> | <sub>DH</sub> = GND        | 2.5 V        |      | -1                 |      | mA   |
|                  | SDA                             | V <sub>O</sub> = 0.4 V                  |                       |                            | 2.5 V to 6 V | 3    |                    |      |      |
| I <sub>OL</sub>  | P port                          | V <sub>O</sub> = 1 V                    |                       |                            | 5 V          | 10   | 25                 |      | mA   |
|                  | ĪNT                             | V <sub>O</sub> = 0.4 V                  |                       |                            | 2.5 V to 6 V | 1.6  |                    |      |      |
|                  | SCL, SDA                        |                                         |                       |                            |              |      |                    | ±5   |      |
| II               | ĪNT                             | V <sub>I</sub> = V <sub>CC</sub> or GND |                       |                            | 2.5 V to 6 V |      |                    | ±5   | μΑ   |
|                  | A0, A1, A2                      |                                         |                       |                            |              |      |                    | ±5   |      |
| I <sub>IHL</sub> | P port                          | -250mV < Vi < GND                       | )                     |                            | 2.5 V to 6 V |      |                    | ±400 | μA   |
|                  | Operating mode                  | $V_I = V_{CC}$ or GND,                  | I <sub>O</sub> = 0,   | f <sub>SCL</sub> = 100 kHz | -6 V         |      | 40                 | 100  |      |
| I <sub>CC</sub>  | Standby mode                    | $V_I = V_{CC}$ or GND,                  |                       |                            | 0 V          |      | 2.5                | 10   | μA   |
| C <sub>i</sub>   | SCL                             | V <sub>I</sub> = V <sub>CC</sub> or GND |                       | 2.5 V to 6 V               |              | 1.5  | 7                  | pF   |      |
| _                | SDA                             | V = V or CND                            |                       |                            | 2.5 V to 6 V |      | 3                  | 7    | "F   |
| C <sub>io</sub>  | P port                          | $V_{IO} = V_{CC}$ or GND                |                       |                            | 2.5 V 10 6 V |      | 4                  | 10   | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 5 V,  $T_A$  = 25°C.

# 5.6 I<sup>2</sup>C Interface Timing Requirements

over recommended operating free-air temperature range (unless otherwise noted)

|                  |                                                          |                             | MIN | MAX | UNIT |
|------------------|----------------------------------------------------------|-----------------------------|-----|-----|------|
| f <sub>scl</sub> | I <sup>2</sup> C clock frequency                         |                             |     | 100 | kHz  |
| t <sub>sch</sub> | I <sup>2</sup> C clock high time                         |                             | 4   |     | μs   |
| t <sub>scl</sub> | I <sup>2</sup> C clock low time                          |                             | 4.7 |     | μs   |
| t <sub>sp</sub>  | I <sup>2</sup> C spike time                              |                             |     | 70  | ns   |
| t <sub>sds</sub> | I <sup>2</sup> C serial data setup time                  |                             | 250 |     | ns   |
| t <sub>sdh</sub> | I <sup>2</sup> C serial data hold time                   | 0                           |     | ns  |      |
| t <sub>icr</sub> | I <sup>2</sup> C input rise time                         |                             | 1   | μs  |      |
| t <sub>icf</sub> | I <sup>2</sup> C input fall time                         |                             | 0.3 | μs  |      |
| t <sub>ocf</sub> | I <sup>2</sup> C output fall time (10-pF to 400-pF bus)  |                             |     | 300 | ns   |
| t <sub>buf</sub> | I <sup>2</sup> C bus free time between stop and start    |                             | 4.7 |     | μs   |
| t <sub>sts</sub> | I <sup>2</sup> C start or repeated start condition setup |                             | 4.7 |     | μs   |
| t <sub>sth</sub> | I <sup>2</sup> C start or repeated start condition hold  |                             | 4   |     | μs   |
| t <sub>sps</sub> | I <sup>2</sup> C stop condition setup                    |                             | 4   |     | μs   |
| t <sub>vd</sub>  | Valid data time                                          | SCL low to SDA output valid |     | 3.4 | μs   |
| C <sub>b</sub>   | I <sup>2</sup> C bus capacitive load                     | '                           |     | 400 | pF   |



# **5.7 Switching Characteristics**

over recommended operating free-air temperature range,  $C_L \le 100 \text{ pF}$  (unless otherwise noted)

|                 |                            |              | ,           |     |     |      |
|-----------------|----------------------------|--------------|-------------|-----|-----|------|
|                 | PARAMETER                  | FROM (INPUT) | TO (OUTPUT) | MIN | MAX | UNIT |
| t <sub>pv</sub> | Output data valid          | SCL          | P port      |     | 4   | μs   |
| t <sub>su</sub> | Input data setup time      | P port       | SCL         | 0   |     | μs   |
| t <sub>h</sub>  | Input data hold time       | P port       | SCL         | 4   |     | μs   |
| t <sub>iv</sub> | Interrupt valid time       | P port       | INT         |     | 4   | μs   |
| t <sub>ir</sub> | Interrupt reset delay time | SCL          | INT         |     | 4   | μs   |

Copyright © 2024 Texas Instruments Incorporated

۵

Product Folder Links: *PCF8574*English Data Sheet: SCPS068

# **5.8 Typical Characteristics**

T<sub>A</sub> = 25°C (unless otherwise noted)



7

Product Folder Links: PCF8574



# 5.8 Typical Characteristics (continued)

T<sub>A</sub> = 25°C (unless otherwise noted)



# **6 Parameter Measurement Information**



LOAD CIRCUIT



図 6-1. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms





図 6-2. Interrupt Voltage Waveforms



図 6-3. I<sup>2</sup>C Write Voltage Waveforms

View A-A

English Data Sheet: SCPS068

View B-B





図 6-4. Load Circuits

11

Product Folder Links: PCF8574



# 7 Detailed Description

#### 7.1 Overview

The PCF8574 device is an 8-bit I/O expander for the two-line bidirectional bus (I2C) is designed for 2.5-V to 6-V  $V_{CC}$  operation. It provides general-purpose remote I/O expansion for most micro-controller families via the I2C interface (serial clock, SCL, and serial data, SDA, pins).

The PCF8574 device provides an open-drain output ( $\overline{\text{INT}}$ ) that can be connected to the interrupt input of a microcontroller. An interrupt is generated by any rising or falling edge of the port inputs in the input mode. After time,  $t_{iv}$ ,  $\overline{\text{INT}}$  is valid. Resetting and reactivating the interrupt circuit is achieved when data on the port is changed to the original setting or data is read from, or written to, the port that generated the interrupt. Resetting occurs in the read mode at the acknowledge bit after the rising edge of the SCL signal, or in the write mode at the acknowledge bit after the high-to-low transition of the SCL signal. Interrupts that occur during the acknowledge clock pulse can be lost (or be very short) due to the resetting of the interrupt during this pulse. Each change of the I/Os after resetting is detected and, after the next rising clock edge, is transmitted as  $\overline{\text{INT}}$ . Reading from, or writing to, another device does not affect the interrupt circuit. This device does not have internal configuration or status registers. Instead, read or write to the device I/Os directly after sending the device address (see  $\boxtimes$  7-3 and  $\boxtimes$  7-4).

By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without having to communicate by way of the I<sup>2</sup>C bus. Therefore, PCF8574 can remain a simple target device.

An additional strong pullup to  $V_{CC}$  allows fast rising edges into heavily loaded outputs. This device turns on when an output is written high and is switched off by the negative edge of SCL. The I/Os should be high before being used as inputs.

### 7.2 Functional Block Diagram



Pin numbers shown are for the DW and N packages.

図 7-1. Simplified Block Diagram of Device

Copyright © 2024 Texas Instruments Incorporated



図 7-2. Simplified Schematic Diagram of Each P-Port Input or Output

#### 7.3 Feature Description

#### 7.3.1 I<sup>2</sup>C Interface

 $I^2C$  communication with this device is initiated by a controller sending a start condition, a high-to-low transition on the SDA I/O while the SCL input is high. After the start condition, the device address byte is sent, most-significant bit (MSB) first, including the data direction bit (R/ $\overline{W}$ ). This device does not respond to the general call address. After receiving the valid address byte, this device responds with an acknowledge, a low on the SDA I/O during the high of the acknowledge-related clock pulse. The address inputs (A0–A2) of the target device must not be changed between the start and the stop conditions.

The data byte follows the address acknowledge. If the R/ $\overline{W}$  bit is high, the data from this device are the values read from the P port. If the R/ $\overline{W}$  bit is low, the data are from the controller, to be output to the P port. The data byte is followed by an acknowledge sent from this device. If other data bytes are sent from the controller, following the acknowledge, they are ignored by this device. Data are output only if complete bytes are received and acknowledged. The output data will be valid at time,  $t_{pv}$ , after the low-to-high transition of SCL and during the clock cycle for the acknowledge.

A stop condition, which is a low-to-high transition on the SDA I/O while the SCL input is high, is sent by the controller.

#### 7.3.2 Interface Definition

| BYTE                            |         |    |    | В  | IT |    |    |         |
|---------------------------------|---------|----|----|----|----|----|----|---------|
| DITE                            | 7 (MSB) | 6  | 5  | 4  | 3  | 2  | 1  | 0 (LSB) |
| I <sup>2</sup> C target address | L       | Н  | L  | L  | A2 | A1 | A0 | R/W     |
| I/O data bus                    | P7      | P6 | P5 | P4 | P3 | P2 | P1 | P0      |

Product Folder Links: PCF8574

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

13



#### 7.3.3 Address Reference

| ı  | INPUTS     | 3  | I <sup>2</sup> C BUS TARGET 8-BIT | I <sup>2</sup> C BUS TARGET       |
|----|------------|----|-----------------------------------|-----------------------------------|
| A2 | <b>A</b> 1 | A0 | READ ADDRESS                      | 8-BIT WRITE<br>ADDRESS            |
| L  | L          | L  | 65 (decimal), 41<br>(hexadecimal) | 64 (decimal), 40 (hexadecimal)    |
| L  | L          | Н  | 67 (decimal), 43<br>(hexadecimal) | 66 (decimal), 42 (hexadecimal)    |
| L  | Н          | L  | 69 (decimal), 45<br>(hexadecimal) | 68 (decimal), 44<br>(hexadecimal) |
| L  | Н          | Н  | 71 (decimal), 47<br>(hexadecimal) | 70 (decimal), 46 (hexadecimal)    |
| Н  | L          | L  | 73 (decimal), 49<br>(hexadecimal) | 72 (decimal), 48<br>(hexadecimal) |
| Н  | L          | Н  | 75 (decimal), 4B<br>(hexadecimal) | 74 (decimal), 4A (hexadecimal)    |
| Н  | Н          | L  | 77 (decimal), 4D<br>(hexadecimal) | 76 (decimal), 4C (hexadecimal)    |
| Н  | Н          | Н  | 79 (decimal), 4F<br>(hexadecimal) | 78 (decimal), 4E<br>(hexadecimal) |

# 7.4 Device Functional Modes



図 7-3. Write Mode (Output)

English Data Sheet: SCPS068



A. A low-to-high transition of SDA while SCL is high is defined as the stop condition (P). The transfer of data can be stopped at any moment by a stop condition. When this occurs, data present at the latest ACK phase is valid (output mode). Input data is lost.

図 7-4. Read Mode (Input)

15

Product Folder Links: PCF8574



# 8 Application and Implementation

汫

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

# 8.1 Application Information

図 8-1 shows an application in which the PCF8574 device can be used.

# 8.2 Typical Application



- A. The SCL and SDA pins must be tied directly to V<sub>CC</sub> because if SCL and SDA are tied to an auxiliary power supply that could be powered on while V<sub>CC</sub> is powered off, then the supply current, ICC, will increase as a result.
- B. Device address is configured as 0100000 for this example.
- C. P0, P2, and P3 are configured as outputs.
- D. P1, P4, and P5 are configured as inputs.
- E. P6 and P7 are not used and must be configured as outputs.

図 8-1. Application Schematic

*資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated

# 8.2.1 Design Requirements

#### 8.2.1.1 Minimizing I<sub>CC</sub> When I/Os Control LEDs

When the I/Os are used to control LEDs, normally they are connected to  $V_{CC}$  through a resistor as shown in  $\boxtimes$  8-1. For a P-port configured as an input,  $I_{CC}$  increases as  $V_I$  becomes lower than  $V_{CC}$ . The LED is a diode, with threshold voltage  $V_T$ , and when a P-port is configured as an input the LED will be off but  $V_I$  is a  $V_T$  drop below  $V_{CC}$ .

For battery-powered applications, it is essential that the voltage of P-ports controlling LEDs is greater than or equal to  $V_{CC}$  when the P-ports are configured as input to minimize current consumption.  $\boxtimes$  8-2 shows a high-value resistor in parallel with the LED.  $\boxtimes$  8-3 shows  $V_{CC}$  less than the LED supply voltage by at least  $V_T$ . Both of these methods maintain the I/O  $V_I$  at or above  $V_{CC}$  and prevents additional supply current consumption when the P-port is configured as an input and the LED is off.



図 8-2. High-Value Resistor in Parallel With LED



図 8-3. Device Supplied by a Lower Voltage

17

Product Folder Links: PCF8574

#### 8.2.2 Detailed Design Procedure

The pull-up resistors,  $R_P$ , for the SCL and SDA lines need to be selected appropriately and take into consideration the total capacitance of all targets on the  $I^2C$  bus. The minimum pull-up resistance is a function of  $V_{CC}$ ,  $V_{OL,(max)}$ , and  $I_{OL}$ :

$$R_{p(min)} = \frac{V_{CC} - V_{OL(max)}}{I_{OL}}$$
(1)

The maximum pull-up resistance is a function of the maximum rise time,  $t_r$  (300 ns for fast-mode operation,  $f_{SCL}$  = 400 kHz) and bus capacitance,  $C_h$ :

$$R_{p(\text{max})} = \frac{t_{r}}{0.8473 \times C_{b}}$$
 (2)

The maximum bus capacitance for an  $I^2C$  bus must not exceed 400 pF for standard-mode or fast-mode operation. The bus capacitance can be approximated by adding the capacitance of the PCF8574 device,  $C_i$  for SCL or  $C_{io}$  for SDA, the capacitance of wires/connections/traces, and the capacitance of additional targets on the bus.

#### 8.2.3 Application Curves



#### 8.3 Power Supply Recommendations

#### 8.3.1 Power-On Reset Requirements

In the event of a glitch or data corruption, the PCF8574 device can be reset to its default conditions by using the power-on reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in  $\boxtimes$  8-6 and  $\boxtimes$  8-7.



 ${f Z}$  8-6.  ${f V}_{CC}$  is Lowered Below 0.2 V or 0 V and Then Ramped Up to  ${f V}_{CC}$ 



 $oxed{2}$  8-7.  $V_{CC}$  is Lowered Below the POR Threshold, Then Ramped Back Up to  $V_{CC}$ 

表 8-1 specifies the performance of the power-on reset feature for PCF8574 for both types of power-on reset.

表 8-1. Recommended Supply Sequencing and Ramp Rates (1)

| ex 0-1. Recommended outply objectioning and Raint Raint |                                                                                                               |           |       |        |        |  |  |  |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------|-------|--------|--------|--|--|--|
|                                                         | PARAMETER                                                                                                     |           | MIN   | TYP MA | X UNIT |  |  |  |
| V <sub>CC_FT</sub>                                      | Fall rate                                                                                                     | See 図 8-6 | 1     | 10     | 0 ms   |  |  |  |
| V <sub>CC_RT</sub>                                      | Rise rate                                                                                                     | See 図 8-6 | 0.01  | 10     | 0 ms   |  |  |  |
| V <sub>CC_TRR_GND</sub>                                 | Time to re-ramp (when V <sub>CC</sub> drops to GND)                                                           | See 図 8-6 | 0.001 |        | ms     |  |  |  |
| V <sub>CC_TRR_POR50</sub>                               | Time to re-ramp (when V <sub>CC</sub> drops to V <sub>POR_MIN</sub> – 50 mV)                                  | See 図 8-7 | 0.001 |        | ms     |  |  |  |
| V <sub>CC_GH</sub>                                      | Level that $V_{CCP}$ can glitch down to, but not cause a functional disruption when $V_{CCX\_GW}$ = 1 $\mu s$ | See 図 8-8 |       | 1.     | 2 V    |  |  |  |
| V <sub>CC_GW</sub>                                      | Glitch width that will not cause a functional disruption when $V_{CCX\_GH} = 0.5 \times V_{CCx}$              | See 図 8-8 |       |        | μs     |  |  |  |
| V <sub>PORF</sub>                                       | Voltage trip point of POR on falling V <sub>CC</sub>                                                          |           | 0.99  | 1.2    | 8 V    |  |  |  |
| V <sub>PORR</sub>                                       | Voltage trip point of POR on fising V <sub>CC</sub>                                                           |           | 1.190 | 1.41   | 0 V    |  |  |  |
|                                                         |                                                                                                               |           |       |        |        |  |  |  |

<sup>(1)</sup>  $T_A = -40$ °C to 85°C (unless otherwise noted)

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(V_{CC\_GW})$  and height  $(V_{CC\_GH})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. 図 8-8 and 表 8-1 provide more information on how to measure these specifications.



図 8-8. Glitch Width and Glitch Height

Product Folder Links: PCF8574

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ) を送信

19



 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the I<sup>2</sup>C/SMBus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{CC}$  being lowered to or from 0.  $\boxtimes$  8-9 and  $\mathop{\sharp}$  8-1 provide more details on this specification.



# 8.4 Layout

#### 8.4.1 Layout Guidelines

For printed circuit board (PCB) layout of the PCF8574 device, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I2C signal speeds.

In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high-frequency ripple. These capacitors should be placed as close to the PCF8574 device as possible. These best practices are shown in  $\boxtimes$  8-10.

For the layout example provided in  $\boxtimes$  8-10, it would be possible to fabricate a PCB with only 2 layers by using the top layer for signal routing and the bottom layer as a split plane for power (VCC) and ground (GND). However, a 4 layer board is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to VCC or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, but this technique is not demonstrated in  $\boxtimes$  8-10.

20

# 8.4.2 Layout Example



図 8-10. Layout Example for PCF8574

21

Product Folder Links: PCF8574



# 9 Device and Documentation Support

#### 9.1 Documentation Support

#### 9.1.1 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

#### 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 9.3 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

#### 9.4 Trademarks

テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

#### 9.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 9.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 10 Revision History

| Changes from Revision J (March 2016) to Revision K (September 2024) |                                                                          |    |  |  |
|---------------------------------------------------------------------|--------------------------------------------------------------------------|----|--|--|
| •                                                                   | I <sup>2</sup> C に言及している場合、すべての旧式の用語をコントローラおよびターゲットに変更                   | 1  |  |  |
| •                                                                   | 「製品情報」表を「パッケージ情報」表に変更                                                    | 1  |  |  |
| •                                                                   | Update Absolute Max Voltage from 7V to 6.5V                              | 4  |  |  |
| •                                                                   | Update Thermal Information for RGY, PW, RGT, N and DW packages           | 4  |  |  |
|                                                                     | Update I <sub>OH</sub> polarity and increase limit from -300µA to -310µA |    |  |  |
| •                                                                   | Removed footnote #2 from Electrical Characteristics                      | 5  |  |  |
| •                                                                   | Updated I <sub>IHL</sub> test condition                                  | 5  |  |  |
|                                                                     | Changed Spike filter limit from 100ns to 70ns max                        |    |  |  |
| •                                                                   | Changed 🗵 7-3                                                            | 14 |  |  |
|                                                                     | Updated VPORF and VPORR values                                           |    |  |  |
|                                                                     |                                                                          |    |  |  |

Product Folder Links: PCF8574

た) を送信 Copyright © 2024 Texas Instruments Incorporated



# Changes from Revision I (November 2015) to Revision J (March 2016)

Page

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.

23

Product Folder Links: PCF8574

# 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com

50m 17-Jun-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| PCF8574DGVR           | Active     | Production    | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PF574            |
| PCF8574DGVR.A         | Active     | Production    | TVSOP (DGV)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PF574            |
| PCF8574DWR            | Active     | Production    | SOIC (DW)   16   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PCF8574          |
| PCF8574DWR.A          | Active     | Production    | SOIC (DW)   16   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PCF8574          |
| PCF8574DWR1G4         | Active     | Production    | SOIC (DW)   16   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PCF8574          |
| PCF8574DWR1G4.A       | Active     | Production    | SOIC (DW)   16   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PCF8574          |
| PCF8574N              | Active     | Production    | PDIP (N)   16    | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | PCF8574N         |
| PCF8574N.A            | Active     | Production    | PDIP (N)   16    | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | PCF8574N         |
| PCF8574NE4            | Active     | Production    | PDIP (N)   16    | 25   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | PCF8574N         |
| PCF8574PW             | Obsolete   | Production    | TSSOP (PW)   20  | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | PF574            |
| PCF8574PWR            | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PF574            |
| PCF8574PWR.A          | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PF574            |
| PCF8574PWRG4          | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PF574            |
| PCF8574PWRG4.A        | Active     | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | PF574            |
| PCF8574RGTR           | Active     | Production    | VQFN (RGT)   16  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZWJ              |
| PCF8574RGTR.A         | Active     | Production    | VQFN (RGT)   16  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZWJ              |
| PCF8574RGTRG4         | Active     | Production    | VQFN (RGT)   16  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZWJ              |
| PCF8574RGTRG4.A       | Active     | Production    | VQFN (RGT)   16  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | ZWJ              |
| PCF8574RGYR           | Active     | Production    | VQFN (RGY)   20  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | PF574            |
| PCF8574RGYR.A         | Active     | Production    | VQFN (RGY)   20  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | PF574            |
| PCF8574RGYRG4         | Active     | Production    | VQFN (RGY)   20  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | PF574            |
| PCF8574RGYRG4.A       | Active     | Production    | VQFN (RGY)   20  | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | PF574            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.



# PACKAGE OPTION ADDENDUM

www.ti.com 17-Jun-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

3.5 x 4.5, 0.5 mm pitch

PLASTIC QUAD FGLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.









#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated