# Processeur Mono-Cycle: Simulation VHDL Project Report

Stu. KANG Jiale , XIE Shifeng No. 19022100087 , 19022100008

April 29, 2022



Report submitted for

Electronique numérique: VHDL

at the

School of Electronic Engineering, Xidian University, Department of Electronics and Computer Sciences, Polytech Sorbonne.

Project Area: Digital Electronics

Project Supervisor: Yann DOUZE, ZONG Ru

#### Abstract

The objective of this project is to design and simulate a processor. This processor will be designed from basic blocks (registers, multiplexers, memory,  $ALU, \cdots$ ) which will be combined to produce the different blocks of the system (processing unit, instruction management unit, control unit).

The processor will be validated by simulating the execution of a simple test program. For each block, it will be described in behavioral and simulated in language VHDL with Modelsim by developing a test bench.

Key Words: ARM architecture, VHDL, simulation, processor

# Contents

| 1            | $\operatorname{Pro}$ | cessing Unit (Unité de Traitement)                                                  | 3         |
|--------------|----------------------|-------------------------------------------------------------------------------------|-----------|
|              | 1.1                  | Arithmetic Logic Unit (Unité Arithmétique Logique)                                  | 3         |
|              | 1.2                  | Register File (Banc de Registres)                                                   | 4         |
|              |                      | 1.2.1 Design Register File                                                          | 4         |
|              |                      | 1.2.2 Assemble ALU and Register File                                                | 6         |
|              | 1.3                  | 2 to 1 Multiplexer (Multiplexeur 2 vers 1)                                          | 7         |
|              | 1.4                  | Sign Extension (Extension de Signe)                                                 | 8         |
|              | 1.5                  | Data Memory (Mémoire de Données)                                                    | 9         |
|              | 1.6                  | Assemble Processing Unit (Assemblage Unité de Traitement)                           | 10        |
| 2            | Inst                 | ruction Management Unit (Unité de gestion des instructions)                         | 12        |
|              | 2.1                  | Design Instruction Management Unit                                                  | 12        |
|              | 2.2                  | Simulation for Instruction Management Unit                                          | 14        |
| 3            | Con                  | atrol Unit (Unité de Contrôle)                                                      | 16        |
|              | 3.1                  | 32-bit Register with Load Instruction (Registre 32-bit avec Commande de Chargement) | 16        |
|              | 3.2                  | Instruction Decoder (Decodeur d'Instructions)                                       | 17        |
| 4            | Ass                  | embly and Validation of Processor (Assemblage et Validation du Pro-                 |           |
|              | cess                 | eur)                                                                                | <b>22</b> |
|              | 4.1                  | Assemble Processor                                                                  | 22        |
|              | 4.2                  | Simulate Processor                                                                  | 25        |
| 5            | Test                 | t Processor Completely (Test Complet du Processeur)                                 | 27        |
| 6            | Incr                 | reasing the Instruction Set (Augmentation du Jeu d'Instruction)                     | 28        |
| $\mathbf{A}$ | App                  | pendices                                                                            | 30        |

# 1 Processing Unit (Unité de Traitement)

## 1.1 Arithmetic Logic Unit (Unité Arithmétique Logique)

The Arithmetic Logic Unit (ALU) performs the internal arithmetic manipulation of data in the processor. The instructions that are read and executed by the processor control the data flow between the registers and the ALU. The instructions also control the arithmetic operations performed by the ALU via the ALU's control inputs. A symbolic representation of an ALU is shown in Figure 1.



Figure 1: ALU Block Diagram

Where A and B are 32 bits input buses, S is a 32 bits output bus, OP is a 2 bits command signal, and Status is a Output Signal represent NVCZ (we just consider N here, so it is 1 bit). For the operation of ALU, we can see from Table 1.

Thus, we set the inputs and outputs ports of the entity as follow:

```
entity ALU is
    port(
        op:in std_logic_vector(1 downto 0);
        a,b: in std_logic_vector(31 downto 0);
        s: out std_logic_vector(31 downto 0);
        n: out std_logic
    );
end entity;
```

Whenever instructed by the processor, the ALU performs an operation (we consider addition and subtraction, and the detailed table will be given below) on one or more values. These values, called operands, are typically obtained from two registers, or from one register and a memory location. The result of the operation is then placed back into a given destination register or memory location. The status outputs indicate any special attributes about the operation, such as whether the result was zero, negative, or if an overflow or carry occurred. [1]

Table 1: Operation Table

| OP | $\mathbf{S}$ | Remark |
|----|--------------|--------|
| 00 | S=A+B        | ADD    |
| 01 | S=B          | В      |
| 10 | S=A-B        | SUB    |
| 11 | S=A          | A      |

Therefore, we build the architecture of ALU in **ALU.vhd**.

```
architecture behav of ALU is
       signal sign: std_logic_vector(31 downto 0);
2
   begin
3
4
       process (a,b,op)
          begin
            case op is
                 when"00" => sign <=std_logic_vector(signed(a)+signed(b));</pre>
                 when"01" => sign <= b;</pre>
                 when "10" => sign <=std_logic_vector(signed(a)-signed(b));</pre>
10
                 when"11" => sign <= a;</pre>
11
                 when others => sign <= a;</pre>
12
            end case ;
       end process;
14
15
       N \leq sign(31);
16
       s <= sign;
17
18
   end architecture;
19
```

# 1.2 Register File (Banc de Registres)

#### 1.2.1 Design Register File

Registers are temporary storage locations inside the CPU that hold data and addresses.

The register file is the component that contains all the general purpose registers of the microprocessor. A few CPUs also place special registers such as the PC and the status register in the register file. Other CPUs keep them separate.[2]

A symbolic representation of an Register File is shown in Figure 2.

Where Clk is a clock Signal; Rst is a asynchrone reset signal which active at high level; WE is a enable signal of writing datas and Rw is a 4 bits address bus of writing register; W, A and B are 32 bits data buses; Ra and Rb are 4 bits address buses of reading register.

Thus, the ports of the entity we defined as follow:

```
entity Register_File is
port (
          clk, rst, WE : in std_logic ;
          Ra, Rb, Rw : in std_logic_vector(3 downto 0);
          A, B : out std_logic_vector(31 downto 0);
          W : in std_logic_vector(31 downto 0)
          );
```

8 end entity;



Figure 2: Register File Block Diagram

When WE= 1, which means *enabel to write*, so that we need to write data from bus W to the register on the address Rw; And when WE= 0, we will do nothing. As for reading, it will be done in a combinatorial and simultaneous way.

Therefore, we build the architecture of Register File in Registre\_File.vhd.

```
architecture behav of Register_File is
      type matrix is array(15 downto 0) of std_logic_vector(31 downto 0);
2
      function init banc return matrix is
          variable result : matrix;
      begin
          for i in 14 downto 0 loop
              result(i) := (others=>'0');
          end loop;
              result(15):=X"00000030";
          return result;
10
      end init_banc;
11
12
      signal Banc: matrix:=init_banc;
13
   begin
14
      A <= Banc(to_integer(unsigned(Ra)));
16
      B <= Banc(to_integer(unsigned(Rb)));</pre>
17
18
      process(clk, rst)
19
      begin
20
          if rst ='1' then
21
              for i in 14 downto 0 loop
22
                  Banc(i) <= (others=>'0');
23
              end loop;
24
                  Banc(15) <= X"00000030";
25
26
          elsif rising_edge(clk) then
27
              if WE = '1' then
28
                  Banc(to_integer(unsigned(Rw)))<=W;</pre>
29
              end if;
30
```

```
31     end if;
32     end process;
33
34     end architecture;
```

#### 1.2.2 Assemble ALU and Register File

We will assemble these two component we have already finished as Figure 3.



Figure 3: Assemble ALU and Register File Block Diagram

The entity and architecture of Assemble\_ALU\_and\_Register\_File.vhd shows below.

```
entity Assemble_ALU_and_Register_File is
      port (
          clk, rst, WE : in std_logic ;
3
          Ra, Rb, Rw : in std_logic_vector(3 downto 0);
          W : out std_logic_vector(31 downto 0);
          N : out std_logic;
          op : in std_logic_vector(1 downto 0)
      );
8
   end entity;
9
10
   architecture behave of Assemble_ALU_and_Register_File is
11
      signal busA, busB, busW : std_logic_vector(31 downto 0);
12
   begin
13
14
      Register File: entity work.Register File port map(clk=>clk, rst=>rst, WE
15
          =>We, Ra=>Ra, Rb=>Rb, Rw=>Rw, A=>busA, B=>busB, W=>busW);
16
      ALU : entity work.ALU port map(a => busA, b=> busB, s => busW, op => op, n
17
           \Rightarrow n);
18
      W <= busw;
19
20
   end architecture;
21
```

And based on the textbench **Assemble\_ALU\_and\_Register\_File\_tb.vhd** and command file **Assemble\_ALU\_and\_Register\_File\_test.do**, we test some operations:

$$R(1) = R(15)$$
  
 $R(1) = R(1) + R(15)$   
 $R(2) = R(1) + R(15)$   
 $R(3) = R(1) - R(15)$   
 $R(5) = R(7) - R(15)$ 

The simulation result is shown in Figure 4. Detailed waves can be found as Figure 19 in Appendices A.



Figure 4: Simulation Waves of Assemble ALU and Regist\_File

## 1.3 2 to 1 Multiplexer (Multiplexeur 2 vers 1)

This multiplexer has a generic parameter N fixing the size of the data input and output. A symbolic representation of the multiplexer is shown in Figure 5.



Figure 5: 2 to 1 Multiplexer

Where A and B are data inputs, S is data output, and they are all N-bit; COM is a choose signal which is 1 bit. The choose table is as below.

So we build the component MUX in MUX.vhd.

Table 2: MUX Choose Table

| COM | $\mathbf{S}$ |
|-----|--------------|
| 0   | S=A          |
| 1   | S=B          |

```
entity MUX is
       generic (N : positive :=32);
2
       port (
           S : out std_logic_vector(N-1 downto 0);
           A, B : in std_logic_vector(N-1 downto 0);
6
           COM : in std_logic
       );
   end entity MUX;
9
10
   architecture behave of MUX is
11
   begin
12
13
       process(A,B,COM)
14
       begin
15
           if COM = '0' then S <= A;</pre>
16
           elsif COM='1' then S <= B;</pre>
17
           end if;
18
       end process;
19
20
   end architecture;
21
```

# 1.4 Sign Extension (Extension de Signe)

This module is used to extend the sign of an input coded on N bits to 32 bits. It therefore has a generic parameter fixing the value of N. A symbolic representation of the multiplexer is shown in Figure 6.



Figure 6: Sign Extension Block Diagram

Where E is a N-bit data input bus and S is a 32-bit output bus. And part of its code in Sign\_Extension.vhd shows below.

```
entity Sign_Extension is
generic (N : positive :=8);
port (
    S : out std_logic_vector(31 downto 0);
    E : in std_logic_vector(N-1 downto 0)
```

```
);
   end entity;
   architecture behav of Sign_Extension is
9
10
11
        process(E)
12
        begin
13
            S(N-1 \text{ downto } 0) \le E;
            S(31 \text{ downto } N) \le (\text{others} \Rightarrow E(N-1));
15
        end process;
16
17
   end architecture;
18
```

## 1.5 Data Memory (Mémoire de Données)

This memory is used to load and store 64 32-bit words. A symbolic representation of the Memory is shown in Figure 7.



Figure 7: Data Memory Block Diagram

Where Clk is a clock Signal; Rst is a asynchrone reset signal which active at high level; WrEn is a enable signal of writing datas and Addr is a 6 bits address bus; Data In and Data Out are 32 bits data buses:

Thus, the ports of the entity we defined as follow:

```
entity Data_Memory is

port (
          clk, rst, WE : in std_logic ;
          Addr : in std_logic_vector(5 downto 0);
          DataOut : out std_logic_vector(31 downto 0);
          DataIn : in std_logic_vector(31 downto 0)
);
end entity;
```

Similar to Register File, when WrEn= 1, it will write data from Data In to the Addr register; and when WrEn= 0, it will do nothing. As for reading, it will be done in a combinatorial and simultaneous way.

Therefore, we build the architecture of Data Memory in Data\_Memory.vhd

```
architecture behave of Data Memory is
      type matrix is array(63 downto 0) of std_logic_vector(31 downto 0);
2
      signal datas: matrix;
3
  begin
4
      DataOut <= datas(to_integer(unsigned(Addr)));</pre>
6
      process(clk, rst)
      begin
          if rst ='1' then
              for i in 63 downto 0 loop
10
                  datas(i) <= std_logic_vector(to unsigned(i,32));</pre>
11
              end loop;
          elsif rising_edge(clk) then
13
              if WE = '1' then
14
                  datas(to_integer(unsigned(Addr)))<=DataIn;</pre>
15
              end if;
16
          end if;
17
      end process;
18
   end architecture;
```

## 1.6 Assemble Processing Unit (Assemblage Unité de Traitement)

We assemble all the components we have finished before to make a Processing Unit. All the signals are readable from the bolck diagram shown as Figure 8. And we give the part of source code of **Assemble\_Processing\_Unit.vhd**.



Figure 8: Assemble Processing Unit Block Diagram

architecture behave of Assemble\_Processing\_Unit is

```
signal busA,busB,ALUS,busExtension,busMux, busW : std_logic_vector(31
2
         downto 0);
      signal DataOut: std_logic_vector(31 downto 0);
3
  begin
4
5
      Register File : entity work. Register File port map(Clk => clk, rst => rst,
6
          WE=> RegWr, Ra => Ra, Rb => Rb, Rw => Rw, A => busA, B => busB, W=>
         busW);
      ALU : entity work.ALU port map(A => busA, B=> busMux, S => ALUS, OP =>
8
         ALUctr, N => N);
9
      Sign Extension: entity work. Sign Extension port map (E => Imm, S =>
10
         busExtension);
11
      MUX1 : entity work.MUX port map (A => busB, B=> busExtension, S=> busMux,
12
         COM => ALUSrc);
13
      MUX2 : entity work.MUX port map (A => ALUS, B=> DataOut, S=> busW, COM =>
14
         WrSrc);
15
      Data Memory : entity work.Data Memory port map (Clk => clk, rst => rst,
16
         Addr => ALUS(5 downto 0), WE => MemWr, DataIn => busB, DataOut =>
         DataOut);
17
      W <= busw;
18
19
  end architecture;
20
```

# 2 Instruction Management Unit (Unité de gestion des instructions)

## 2.1 Design Instruction Management Unit

The 32-bit instruction management unit possesses some properties:

- An instruction memory of 64 words of 32 bits similar to that of the processing unit.
- There is no write data bus and Write Enable.
- A 32-bit register (PC register) which has a clock and a asynchronous reset (active at high level).
- An extension unit of 24 to 32 signed bits similar to the component Extension described previously.

A symbolic representation of an Instruction Management Unit is shown in Figure 9.



Figure 9: Instruction Management Unit Block Diagram

Abstracted by the given block diagram, the function of the instruction management unit can be discribed as follow:

$$\mbox{PC} = \begin{cases} \mbox{PC} + 1 & \mbox{nPCsel} = 0 \\ \mbox{PC} + 1 + \mbox{offset} & \mbox{nPCsel} = 1 \end{cases}$$

Because the instructions given are 24-bit, we need to use component Extension to extend them to 32-bit. After that, we store these 32-bit instructions in memory by Datamemory.

The part of the source in **Instruction\_Management\_Unit.vhd** will be given below.

```
begin
9
           if rst ='1' then
               PC <= (others => '0');
11
           elsif rising_edge(clk) then
12
               if nPCsel = '0' then
13
                   PC <= std logic vector(unsigned(PC)+1);</pre>
14
               else
15
                   PC <= std_logic_vector(unsigned(PC)+1+ unsigned(S));</pre>
16
               end if;
17
           end if;
18
       end process;
19
   end architecture;
20
```

And here is the code **instruction\_memory.vhd** in Appendices A.

```
library IEEE;
  use IEEE.std_logic_1164.all;
  use IEEE.numeric_std.all;
  entity instruction memory is
       port(
6
           PC: in std_logic_vector(31 downto 0);
           Instruction: out std_logic_vector(31 downto 0)
       );
  end entity;
10
11
  architecture RTL of instruction memory is
12
       type RAM64x32 is array(0 to 63) of std_logic_vector(31 downto
13
          0);
14
  function init_mem return RAM64x32 is
15
       variable result : RAM64x32;
16
  begin
17
       for i in 63 downto 0 loop
18
           result(i) := (others => '0');
19
       end loop;
                                       -- PC
                                                     -- INSTRUCTION
20
           result(0) := x"E3A01020"; -- 0x0 _main -- MOV R1, #0x20
21
           result(1) := x"E3A02000"; -- 0x1
                                                     -- MOV R2,#0x00
22
           result(2) := x"E6110000"; -- 0x2 loop -- LDR R0,0(R1)
23
           result(3) := x"E0822000"; -- 0x3
                                                     -- ADD R2, R2, R0
24
           result(4) := x"E2811001"; -- 0x4
                                                     -- ADD R1,R1,#1
25
                                                     -- CMP R1,0x2A
           result(5) := x"E351002A"; -- 0x5
26
           result(6) := x"BAFFFFFB"; -- 0x6
                                                     -- BLT loop
27
           result(7) := x"E6012000"; -- 0x7
                                                     -- STR R2,0(R1)
28
           result(8) := x"EAFFFFF7"; -- 0x8
                                                     -- BAL main
29
       return result;
  end init mem;
31
32
  signal mem: RAM64x32 := init_mem;
33
34
  begin
```

```
Instruction <= mem(to_integer(unsigned(PC)));
end architecture;</pre>
```

### 2.2 Simulation for Instruction Management Unit

We build the testbench in order to test whether this unit work properly. We mainly test the instruction such as

$$\begin{split} & \text{PC} <= \text{PC} + 1 \\ & \text{PC} <= \text{PC} + 1 + \text{offset} \end{split}$$

and change the value of offset=  $\{1, -1\}$ .

Given the code of the testbench Instruction\_Management\_Unit\_tb.vhd as follow.

```
library ieee;
  use ieee.std logic 1164.all;
  use ieee.numeric_std.all;
3
  entity Instruction_Management_Unit_tb IS
5
  end entity;
6
  architecture BENCH of Instruction_Management_Unit_tb is
       signal Instruction : std_logic_vector(31 downto 0);
       signal Clk
                           : std logic := '0';
10
       signal rst, nPCsel : std_logic;
11
                           : std_logic_vector(23 downto 0);
       signal Offset
12
       signal Done
                           : boolean := False;
13
       constant Period
                           : time := 20 ns;
14
  begin
15
16
       UUT : entity work. Instruction Management Unit port map(clk=>clk
17
          , rst=> rst, nPCsel =>nPCsel, Offset => Offset, Instruction
          => Instruction);
       CLK <= '0' when Done else not CLK after Period / 2;
19
       Rst <= '1', '0' after 5 ns;
20
21
       process
22
       begin
23
24
           nPCsel <= '0';
25
           Offset <= (others => '0'); -- PC <= PC + 1
           wait for 20 ns;
28
           nPCsel <= '0';
29
           Offset <= (others => '0'); -- PC <= PC + 1
30
           wait for 20 ns;
31
32
           nPCsel <= '1';
33
           Offset <= x"000001"; -- PC <= PC + 1 + Offset 1
34
           wait for 20 ns;
35
```

```
36
            nPCsel <= '0';
37
            Offset <= (others => '0'); -- PC <= PC + 1
38
            wait for 20 ns;
39
40
            nPCsel <= '1';
41
            Offset <= x"FFFFFF"; -- PC <= PC + 1 + Offset -1
42
            wait for 20 ns;
43
            nPCsel <= '0';
45
            Offset <= (others => '0'); -- PC <= PC + 1
46
            wait for 20 ns;
47
48
            Done <= True;</pre>
49
            wait;
50
51
       end process;
52
53
   end architecture;
54
```

With the command file **Instruction\_Management\_Unit\_test.do**, the waves of the simulation are shown as Figure 10. Detailed waves can be found as Figure 20 in Appendices A.



Figure 10: Simulation of Instruction Management Unit

It can be seen clearly that PC change itself as we expected.

# 3 Control Unit (Unité de Contrôle)

The control unit consists of a 32-bit register and a combinatorial decoder.

# 3.1 32-bit Register with Load Instruction (Registre 32-bit avec Commande de Chargement)

This register will be used to store the state of the processor (Processor State Register, PSR). In this project, we only consider the state which will be limited to the value of the N flag of the ALU. A symbolic representation of this 32-bit register is shown in Figure 11.



Figure 11: 32-bit Register Block Diagram

Where DataIn and DataOut are the 32-bit buses for instruction input and outpout respectively, WE is enable signal for charge command.

Based on the analysis above, we can draw the equation:

$$\mathtt{DataOut} = \begin{cases} \mathtt{DataOut} & \mathtt{WE} = 0 \\ \mathtt{DataIn} & \mathtt{WE} = 1 \end{cases}$$

It's not hard to synthesize the code. We show the part of the code of this component in **Registre\_Charge.vhd**.

```
architecture behave of Register_Charge is
   begin
2
3
      process(clk, rst)
4
      begin
5
          if rst ='1' then
              DataOut <= (others => '0');
          elsif rising_edge(clk) then
              if WE = '1' then
                  DataOut <= DataIn;</pre>
10
              end if;
11
          end if;
12
       end process;
13
   end architecture;
15
```

## 3.2 Instruction Decoder (Decodeur d'Instructions)

This combinatorial module generates the control signals for the processing unit, the instruction management unit, as well as the PSR register(32-bit register), which all described previously.

A symbolic representation of decoder is shown in Figure 12.



Figure 12: Decoder Block Diagram

The values of these commands depend on the statement retrieved from the instruction memory, and possibly the state of the PSR register. The structure binary of the different instructions is described in the Appendix, and we completed it as Table 3.

|                      |        |       | Table 3: ( | Commands |       |                  |                  |        |
|----------------------|--------|-------|------------|----------|-------|------------------|------------------|--------|
| INSTRUCTION          | nPCSel | RegWr | ALUSrc     | ALUCtr   | PSREn | $\mathbf{MemWr}$ | $\mathbf{WrSrc}$ | RegSel |
| ADDi                 | 0      | 1     | 1          | 00       | 0     | 0                | 0                | 0      |
| ADDr                 | 0      | 1     | 0          | 00       | 0     | 0                | 0                | 0      |
| $\operatorname{BAL}$ | 1      | 0     | 0          | 00       | 0     | 0                | 0                | 0      |
| $\operatorname{BLT}$ | 0      | 0     | 0          | 00       | 0     | 0                | 0                | 0      |
| CMP                  | 0      | 0     | 1          | 10       | 1     | 0                | 0                | 0      |
| LDR                  | 0      | 1     | 1          | 00       | 0     | 0                | 1                | 0      |
| MOV                  | 0      | 1     | 1          | 10       | 0     | 0                | 0                | 0      |
| STR                  | 0      | 0     | 1          | 00       | 0     | 1                | 0                | 1      |

The ARM instruction set formats are shown in the Appendices A. And we focus on the instructions such as

```
LDR Rd, [Rn, #Offset] @ LDR (Immediate)

STR Rd, [Rn, #Offset] @ STD (Immediate)

B label @ B (Always)

BLT label @ B (If Less Than)
```

These instruction set formats are shown as Figure 13, and more detailed information will be shown in the Appendices A.

### 

| Cond | 0 | 1 | 1 | P | U | В | W | L | Rn | Rd     | Offset | Single Data Transfer |
|------|---|---|---|---|---|---|---|---|----|--------|--------|----------------------|
| Cond | 1 | 0 | 1 | L |   |   |   | - |    | Offset | 07 95  | Branch               |

Figure 13: Load, Store and Branch Instruction Set Formats

The single data transfer instructions are used to load or store single bytes or words of data. The memory address used in the transfer is calculated by adding an offset to or subtracting an offset from a base register.

The result of this calculation may be written back into the base register if auto-indexing is required.

Branch instructions contain a signed 2's complement 24 bit offset. This is shifted left two bits, sign extended to 32 bits, and added to the PC. The instruction can therefore specify a branch of +/- 32Mbytes. The branch offset must take account of the prefetch operation, which causes the PC to be 2 words (8 bytes) ahead of the current instruction. Branches beyond +/- 32Mbytes must use an offset or absolute destination which has been previously loaded into a register. In this case the PC should be manually saved in R14 if a Branch with Link type operation is required.

Thus, for these 4 instructions, bit assignments are as follow:

#### Table 4: LDR (Immediate) Bit Assignment

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 |  | 16 | 15 |    | 12 | 11 |        | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|--|----|----|----|----|----|--------|---|
| 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | Rn |  |    |    | Rd |    | C  | Offset | 5 |

#### Table 5: STR (Immediate) Bit Assignment

|    |    |    |    |    |    |    |    |    |    |    | ,  |    | _  |    |    |    |    |    |        |   |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|--------|---|
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 |    | 16 | 15 |    | 12 | 11 |        | 0 |
| 1  | 1  | 1  | 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0  |    | Rn |    |    | Rd |    | C  | )ffset | , |

#### Table 6: B (Always) Bit Assignment

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | <br> | <br> |   |        |   | <br> | <br> | 0 |
|----|----|----|----|----|----|----|----|----|------|------|---|--------|---|------|------|---|
| 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  |    |      |      | C | )ffset | , |      |      |   |

#### Table 7: B (If Less Than) Bit Assignment

|    |    |    |    |    |    |    |    |    |      | / | 0    |        |   |      |      |   |
|----|----|----|----|----|----|----|----|----|------|---|------|--------|---|------|------|---|
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | <br> |   | <br> |        |   | <br> | <br> | 0 |
| 1  | 0  | 1  | 1  | 1  | 0  | 1  | 0  |    |      |   | C    | )ffset | - |      |      |   |

Based on the analysis above, we build the code of **Decoder.vhd**.

```
entity Decoder
       port(
2
            Instruction, PSRout : in std_logic_vector(31 downto 0);
            Offset : out std_logic_vector(23 downto 0);
4
            Immediate : out std_logic_vector(7 downto 0);
           Rn, Rm, Rd : out std_logic_vector(3 downto 0);
            ALUctr : out std_logic_vector(1 downto 0);
           nPCsel, RegWr, ALUsrc, PSRen, MemWr, WrSrc, RegSel: out
               std_logic
       );
9
   end entity;
10
11
   architecture behave of Decoder
12
       type enum_instruction is (MOV, ADDi, ADDr, CMP, LDR, STR, BAL,
13
          BLT, XXX);
       signal instr courante: enum instruction;
14
   begin
15
16
       Immediate <= Instruction(7</pre>
                                       downto
                                                0);
17
       Offset
                  <= Instruction(23 downto
                                                0);
       Rn
                  <= Instruction(19 downto 16);
19
       Rd
                  <= Instruction(15 downto 12);
20
                  <= Instruction(3
                                       downto
21
       process(Instruction)
22
       begin
23
            case Instruction (27 downto 26) is
24
                when "00"
                     case Instruction (25 downto 23) is
26
                         when "001"
                                                => instr courante <= ADDr;</pre>
27
                         when "101"
                                                =>
28
                              case Instruction (29) is
29
                                  when '1'
                                                => instr_courante <= ADDi;</pre>
30
                                  when others => instr_courante <= XXX;</pre>
31
                              end case;
                         when "110" | "010" => instr_courante <= CMP;</pre>
33
                         when "111"
                                                => instr courante <= MOV;</pre>
34
                         when others
                                                => instr_courante <= XXX;</pre>
35
                     end case;
36
37
                when "01"
                              =>
38
                     case Instruction(20) is
                         when '0'
                                       =>
40
                              case Instruction (29) is
41
                                  when '1'
                                                => instr_courante <= STR;</pre>
42
                                  when others => instr_courante <= XXX;</pre>
43
                              end case;
44
                         when '1'
                                       => instr courante <= LDR;
45
                         when others => instr_courante <= XXX;</pre>
46
47
                     end case;
```

```
48
                 when "10"
                               =>
                      case Instruction (29 downto 28) is
50
                          when "10"
                                         => instr_courante <= BAL;</pre>
51
                          when "11"
                                          => instr_courante <= BLT;</pre>
52
                          when others => instr courante <= XXX;</pre>
53
                     end case;
54
                 when others => instr_courante <= XXX;</pre>
55
            end case;
       end process;
57
58
       process(instr_courante)
59
       begin
60
            -- MemWr et RegSel
61
            case instr_courante is
62
                 when STR
                               =>
                                    MemWr <= '1';
                                    ALUSrc <= '1';
64
                                    RegSel <= '1';</pre>
65
                                            <= '0';
                 when others =>
                                    MemWr
66
                                    RegSel <= '0';</pre>
67
            end case;
68
69
            -- WrSrc
70
            case instr courante is
71
                 when LDR
                               =>
                                    WrSrc <= '1';
72
                 when others =>
                                   WrSrc <= '0';
73
            end case;
74
75
            -- PSRen et UALctr
76
            case instr_courante is
77
                 when CMP
                              =>
                                    PSRen
                                            <= '1';
78
                                    ALUctr <= "10";
79
                                            <= '0';
                 when MOV
                               =>
                                    PSRen
80
                                    ALUctr <= "01":
81
                                            <= '0';
                 when others =>
                                    PSRen
82
                                    ALUctr <= "00";
83
            end case;
84
85
            --UALsrc
86
            case instr_courante is
87
                 when ADDr
                               =>
                                    ALUsrc <= '0';
88
                 when CMP
                               =>
                                    ALUsrc <= Instruction(25);
89
                 when others =>
                                   ALUsrc <= '1';
90
            end case;
91
92
            -- RegWr
93
            case instr_courante is
94
                 when ADDi | ADDr | LDR | MOV => RegWr <= '1';</pre>
95
                 when others
                                                   => RegWr <= '0';
96
            end case;
97
```

```
98
             -- nPCsel
             case instr_courante is
100
                  when BAL
                                 => nPCsel <= '1';
101
                                 => nPCsel <= PSRout(31);</pre>
                  when BLT
102
                  when others => nPCsel <= '0';</pre>
103
             end case;
104
105
        end process;
107
   end architecture;
108
```

At this point, all the components have been constructed. In the next part, we will try to assemble the processor by using these components.

# 4 Assembly and Validation of Processor (Assemblage et Validation du Processeur)

#### 4.1 Assemble Processor

We modifying the modeling of the processor by assembling its three main units

- The instruction management unit
- The processing unit
- The control unit

Complete the previously designed processing unit by adding a 2-input 4-bit multiplexer controlled by the RegSel control signal generated by the control unit. This multiplexer will be placed at the input of the address Rb of the register file, as shown in the Figure 14.

According to this block diagram, we modify the code for **Processing Unit.vhd**.

```
entity Processing Unit is
      port (
          clk, rst, MemWr, RegWr, ALUsrc, WrSrc , RegSel, PSREn: in std_logic ;
3
          Rn, Rm, Rd : in std_logic_vector(3 downto 0);
4
          busout : out std logic vector(31 downto 0); -- PSR[31..0]
          Imm : in std_logic_vector(7 downto 0);
6
          ALUctr : in std_logic_vector(1 downto 0)
      );
   end entity;
9
10
   architecture behave of Processing Unit is
11
      signal busA,busB,ALUS,busExtension,busMux, busW : std_logic_vector(31
12
          downto 0);
      signal DataOut ,fl: std_logic_vector(31 downto 0);
13
      signal Rb : std_logic_vector(3 downto 0);
14
      signal N: std_logic;
15
   begin
16
17
      Register_File : entity work.Register_File port map(Clk => clk, rst => rst,
18
           WE=> RegWr, Ra => Rn, Rb => Rb, Rw => Rd, A => busA, B => busB, W=>
          busW);
19
      ALU : entity work.ALU port map(A => busA, B=> busMux, S => ALUS, OP =>
20
          ALUctr, N => N);
21
      Sign Extension: entity work. Sign Extension port map (E => Imm, S =>
22
          busExtension);
      MUX1 : entity work.MUX port map (A => busB, B=> busExtension, S=> busMux,
24
          COM => ALUSrc);
25
      MUX2 : entity work.MUX port map (A => ALUS, B=> DataOut, S=> busW, COM =>
26
          WrSrc);
27
```



Figure 14: Processing Unit Block Diagram

```
Data_Memory : entity work.Data_Memory port map (Clk => clk, rst => rst,
28
          Addr => ALUS(5 downto 0), WE => MemWr, DataIn => busB, DataOut =>
          DataOut);
29
      MUX3 : entity work.MUX generic map( N=> 4) port map (A => Rm, B => Rd, COM
30
          => RegSel, S=> Rb);
31
      Register_Charge : entity work.Register_Charge port map (clk => clk, rst =>
32
          rst, WE => PSREn, DataIn => fl, DataOut => busout);
33
      fl <= N&"000"&X"0000000";
34
35
   end architecture;
36
```

With addition of **Processing\_Unit**, **Instruction\_Management\_Unit** and **Decoder**, the **Processor** can be assembled as Figure 15. The detailed block diagram will be given in the Appendices A.



Figure 15: ProcessorBlock Diagram

Thus, the core code for **Processor.vhd** is shown below.

```
architecture behave of Processor is
      signal nPCSel, MemWr, RegWr, ALUsrc, WrSrc, RegSel, PSRen : std_logic ;
2
      signal ALUctr : std_logic_vector(1 downto 0);
3
      signal offset : std_logic_vector(23 downto 0);
4
      signal Immediate: std_logic_vector(7 downto 0);
      signal Instruction, busout : std_logic_vector(31 downto 0); --busout -> PSR
      signal Rn, Rd, Rm : std_logic_vector(3 downto 0);
  begin
9
      Processing_Unit : entity work.Processing_Unit port map(clk => clk, rst =>
10
         rst, RegWr=> RegWr, Rn => Rn, Rd => Rd, Rm=> Rm, busout => busout, Imm
         => Immediate, ALUctr=> ALUctr, MemWr=> MemWr, ALUSrc=> ALUSrc, WrSrc=>
         WrSrc, RegSel=> RegSel, PSRen => PSRen);
11
      Instruction Management Unit : entity work. Instruction Management Unit port
12
          map(Clk => clk, rst => rst, nPCSel=> nPCSel, Instruction=> Instruction
          , offset => offset);
13
      Decoder: entity work.Decoder port map(RegWr=> RegWr, Rn => Rn, Rd => Rd,
14
         Rm=> Rm, psrout => busout, Immediate => Immediate, ALUctr=> ALUctr,
         MemWr=> MemWr, ALUSrc=> ALUSrc, WrSrc=> WrSrc, RegSel=> RegSel, PSRen
         => PSRen, nPCSel=> nPCSel, Instruction=> Instruction, offset=> offset);
15
  end architecture;
16
```

### 4.2 Simulate Processor

According to the testbench shown below, we run the simulation with command file **Processor\_test.do** and obtaine the waves as Figure 16. Detailed waves can be found as Figure 25 in Appendices A.

```
library ieee;
  use ieee.std logic 1164.all;
  use ieee.numeric_std.all;
  entity Processor_tb is
  end entity;
6
   architecture test_bench of Processor_tb is
8
      signal clk, rst: std_logic;
9
      signal done : std_logic := '0';
10
      constant clk period : time:= 10 ns;
12
  begin
13
      UUT : entity work.Processor(behave)port map(clk => clk,rst => rst);
14
15
      rst <= '1', '0' after clk period;
16
17
      clock : process is
18
      begin
19
```

```
if done = '0' then
20
               clk <= '0';
21
               wait for clk_period/2;
22
               clk <= '1';
23
               wait for clk_period/2;
24
           else
25
               wait;
26
           end if;
27
       end process;
28
29
       signal_gen : process is
30
       begin
31
           done <= '0';
32
           wait for clk_period*180;
33
           done <= '1';
34
           wait;
35
       end process;
36
37
   end architecture;
38
```



Figure 16: Simulation of Processing Unit

# 5 Test Processor Completely (Test Completedu Processeur)

In this part, we will test the processor complement.

We first change the code Assembly given to the instruction code in **instruction\_memory2.vhd** according to Figure 21.

```
result (0):=x"E3A00010";
                                  0x0
                                                  MOV RO, #0x10
                                      main
  result (1):=x"E3A01001";
                                                  MOV R1, #0x01
                               --0x1
  result (2):=x"E6103000";
                                  0x2
                                                  LDR R3, [R0]
                                      for
                                                  LDR R4, [R0,#1]
  result (3):=x"E6104001";
                                  0x3
  result (4):=x"E6004000";
                                                  STR R4, [R0]
                                  0x4
  result (5):=x"E6003001";
                                  0x5
                                                  STR R3, [R0,#1]
  result (6):=x"E2811001";
                                  0x6
                                                  ADD R1, R1, #1
  result (7):=x"E2800001";
                                                  ADD RO, RO, #1
                                  0x7
  result (8):=x"E351000A";
                                                  CMP R1,0xA
                               --0x8
  result (9):=x"BAFFFFF8";
                                                  BLT loop
                                  0x9
10
  result (10):=x"EAFFFFFF"; -- 0xA
                                               -- BAL wait
                                      _{	t wait}
11
```

After runing the simulation with command file **Processor\_test.do**, we obtain waves as Figure 17. Detailed waves can be found as Figure 26 in Appendices A.



Figure 17: Simulation Waves of Processing Unit Completely

# 6 Increasing the Instruction Set (Augmentation du Jeu d'Instruction)

In this section, we have added additional command suffix support, including EQ, NE, LT, GT. The detailed information is given in Table 8.

|      | Table 8: (          | Condtio | n Code       |
|------|---------------------|---------|--------------|
| Code | Suffix              | Flag    | Meaning      |
| 0000 | EQ                  | Z=1     | equal        |
| 0001 | NE                  | Z=0     | not equal    |
| 1011 | LT                  | N=1     | less than    |
| 1100 | $\operatorname{GT}$ | N=0     | greater than |

In order to match these changes, we need to modify the codes we have done before such as **ALU.vhd**, **Decoder.vhd** and **Data\_memory.vhd** and rewrite the instructions in **instruction\_memory3.vhd**.

For ALU.vhd, we add an additional output port Z which indicated ZERO in Status.

For **Decoder.vhd**, we add the branch of case to make it decoder EQ, NE, LT, GT successfully according to Table 8.

For **Data\_memory.vhd**, we add the initialization for datas in memory as Table 9.

Table 9: Datas in Memory

| Address | Data |
|---------|------|
| 0x20    | 3    |
| 0x21    | 107  |
| 0x22    | 27   |
| 0x23    | 12   |
| 0x24    | 322  |
| 0x25    | 155  |
| 0x27    | 63   |

Finally, we created the command in **instruction\_memory3.vhd** as below.

```
result (0) :=x"E3A00020"; -- 0x0
                                                -- MOV RO, #0x20
                                     start
              :=x"E3A02001"; -- 0x1
  result (1)
                                                -- MOV R2,#1
                                                -- MOV R2,#0
              :=x"E3A02000"; -- 0x2
  result (2)
                                     while
              :=x"E3A01001"; -- 0x3
                                                   MOV R1,#1
  result (3)
  result (4)
              :=x"E6103000"; -- 0x4
                                                   LDR R3, [R0]
                                     _for
              :=x"E6104001"; -- 0x5
                                                -- LDR R4,R0,#1
  result (5)
              :=x"E1530004"; -- 0x6
  result (6)
                                                   CMP R3, R4
  result (7) := x "C6004000"; -- 0x7
                                                   STRGT R4, [R0]
              :=x"C6003001"; -- 0x8
  result (8)
                                                   STRGT R3, [R0,#1]
  result (9) :=x"C2822001"; -- 0x9
                                                -- ADDGT R2,R2,#1
10
  result (10):=x"E2800001";-- 0xA
                                                -- ADD RO, RO, #1
11
  result (11):=x"E2811001";-- 0xB
                                                -- ADD R1, R1, #1
12
                                                  CMP R1, #0x07
  result (12):=x"E3510007";-- 0xC
13
  result (13):=x"BAFFFFF6";-- 0xD
                                                -- BLT FOR
  result (14):=x"E3520000";-- 0xE
                                                -- CMP R2, #0
```

After running the testbench with command file **Processor\_test.do**, we obtain the waves as Figure 18.



Figure 18: Simulation Waves of Processing Unit with IS Increasing

# A Appendices

In Section 1.2.2, the full view of the waves in simulation **Assemble\_ALU\_and\_Regist\_File\_tb.v** is shown as Figure 19.

In Section 2.2, the full view of the waves in simulation **Instruction\_Management\_Unit\_tb.vhd** is shown as Figure 20.

In Section 3.2, the ARM instruction set formats are shown as Figure 21.

And in the same sectoin (Section 3.2), the detailed information about Single Data Transfer and Branch are shown as Figure 22 and Figure 23.

In Section 4.1, the Block Diagram of Processor as Figure 24.

In Section 4.2, the full view of the waves in simulation **Processor\_tb.vhd** in **part 4** is shown as Figure 25.

In Section 5, the full view of the waves in simulation in **part 5** is shown as Figure 26.

In Section 6, the full view of the waves in simulation in **part 6** is shown as Figure 27.



Figure 19: Simulation Waves of Assemble ALU and Regist\_File



Figure 20: Simulation of Instruction Management Unit

### 

| Cond | 0 | 0 | I | ( | Opc | cod | le | S | Rn       | Rd                   |        |   |      |          | O   | oer | and | d 2                |        | Data Processing /<br>PSR Transfer           |
|------|---|---|---|---|-----|-----|----|---|----------|----------------------|--------|---|------|----------|-----|-----|-----|--------------------|--------|---------------------------------------------|
| Cond | 0 | 0 | 0 | 0 | 0   | 0   | Α  | S | Rd       | Rn                   |        | F | ₹s   |          | 1   | 0   | 0   | 1                  | Rm     | Multiply                                    |
| Cond | 0 | 0 | 0 | 0 | 1   | U   | Α  | S | RdHi     | RdLo                 |        | F | ₹n   |          | 1   | 0   | 0   | 1                  | Rm     | Multiply Long                               |
| Cond | 0 | 0 | 0 | 1 | 0   | В   | 0  | 0 | Rn       | Rd                   | 0      | 0 | 0    | 0        | 1   | 0   | 0   | 1                  | Rm     | Single Data Swap                            |
| Cond | 0 | 0 | 0 | 1 | 0   | 0   | 1  | 0 | 1 1 1 1  | 1 1 1 1              | 1      | 1 | 1    | 1        | 0   | 0   | 0   | 1                  | Rn     | Branch and Exchange                         |
| Cond | 0 | 0 | 0 | Р | U   | 0   | W  | L | Rn       | Rd                   | 0      | 0 | 0    | 0        | 1   | S   | Н   | 1                  | Rm     | Halfword Data Transfer:<br>register offset  |
| Cond | 0 | 0 | 0 | Р | U   | 1   | W  | L | Rn       | Rd                   |        | C | Offs | set      | 1   | S   | Η   | 1                  | Offset | Halfword Data Transfer:<br>immediate offset |
| Cond | 0 | 1 | I | Р | U   | В   | W  | L | Rn       | Rd                   | Offset |   |      |          |     |     |     |                    |        | Single Data Transfer                        |
| Cond | 0 | 1 | 1 |   |     |     |    |   | <u>I</u> | 1                    |        |   |      |          |     |     |     | 1                  |        | Undefined                                   |
| Cond | 1 | 0 | 0 | Р | U   | s   | W  | L | Rn       |                      |        |   | Re   | gis      | ter | Lis | t   |                    |        | Block Data Transfer                         |
| Cond | 1 | 0 | 1 | L |     |     |    |   |          | Off                  | se     | t |      |          |     |     |     |                    |        | Branch                                      |
| Cond | 1 | 1 | 0 | Р | U   | N   | W  | L | Rn       | CRd                  |        | С | P#   | !        |     |     |     | Off                | set    | Coprocessor Data<br>Transfer                |
| Cond | 1 | 1 | 1 | 0 | C   | Р   | Op | С | CRn      | CRd                  |        | С | P#   | !        |     | CF  | 1   | 0                  | CRm    | Coprocessor Data Operation                  |
| Cond | 1 | 1 | 1 | 0 | CF  | > C | рс | L | CRn      | Rd                   |        | С | P#   | <u>!</u> |     | CF  | l   | 1                  | CRm    | Coprocessor Register<br>Transfer            |
| Cond | 1 | 1 | 1 | 1 |     |     |    |   |          | Ignored by processor |        |   |      |          |     |     | I   | Software Interrupt |        |                                             |

Figure 21: ARM Instruction Set Formats



Figure 22: Single Data Transfer Instructions



Figure 23: Branch Instructions



Figure 24: Processor Block Diagram





Figure 25: Simulation Waves of Processor in Part 4





Figure 26: Simulation Waves of Processor Completely in Part 5





Figure 27: Simulation Waves of Processor with IS Increasing in Part 6

# References

- [1] John Catsoulis. Designing Embedded Hardware: Create New Computers and Devices. O'Reilly Media, Inc., 2005.
- [2] J.D. Dumas. Computer Architecture: Fundamentals and Principles of Computer Design. Taylor & Francis, 2005.