# **Assignment2**

```
1) Module code
`timescale 1ns / 1ps
module fibonacci_generator (
                            reset, // External reset from switch
    input
           wire
    input
           wire
                            CLK100MHZ // On Board oscillator clock
);
                    fib_number;
        [15:0]
reg
        [15:0]
                    previous;
reg
reg
        [4:0]
                    write_address;
reg
                    write_en;
        [15:0]
                    ila_read_value;
wire
wire
       [4:0]
                    ila_read_address;
wire
                    blk_mem_rsta_busy;
                    blk_mem_rstb_busy;
wire
wire
                    clk_wiz_locked;
                    clk_ph1;
wire
wire
                    clk_ph2;
wire
                    fib_gen_en;
// Enable signal to generator to ensure:
//
        1) clock wizard output clocks stable
//
        2) block memory ports are accessible
assign fib_gen_en = clk_wiz_locked & ~blk_mem_rsta_busy & ~blk_mem_rstb_busy;
// Read <write_address-1> from PortB on clock N ( fibonacci number stored from
PortA in <write_address-1> at clock N-1)
```

```
assign ila_read_address = write_address - 1;
// Pipeline with two stages run by two clocks 180 degress out of phase
// Stage 1: Respond to clock phase 1
// Function: Fibonacci number generation and address increment
always @(posedge clk_ph1 or posedge reset)
begin
    if(reset)
    begin
       fib_number <= 0;</pre>
       previous <= 1;</pre>
       write_address <= 6'd31;</pre>
       write_en <= 1;
    end
    else if(fib_gen_en)
    begin
        fib_number <= (fib_number+previous >= fib_number) ? fib_number+previous :
      // Overflow check ( when fib_number > 65536)
1;
        previous <= (fib_number+previous >= fib_number) ? fib_number : 0;
// Overflow check ( when fib_number > 65536)
        write_address <= write_address + 1;</pre>
        write_en <= 1;</pre>
    end
end
// Stage 2: Respond to clock phase 2 (180 degree out of phase wrt clock phase 1)
//Function: Storing generated number in stage 1 into memory
tdual_port_mem fibonacci_memory (
  .clka(clk_ph2),
                                     // input wire clka
  .rsta(reset),
                                     // input wire rsta
  .ena(1'b1),
                                     // input wire ena
  .wea(write_en),
                                     // input wire [0 : 0] wea
  .addra(write_address),
                                     // input wire [4 : 0] addra
  .dina(fib_number),
                                     // input wire [15 : 0] dina
  .douta(),
                                     // output wire [15 : 0] douta
  .clkb(clk ph2),
                                     // input wire clkb
```

```
.rstb(reset),
                                   // input wire rstb
  .enb(1'b1),
                                  // input wire enb
  .web(1'b0),
                                  // input wire [0 : 0] web
  .addrb(ila_read_address),
                                  // input wire [4 : 0] addrb
  .dinb(),
                                  // input wire [15 : 0] dinb
  .doutb(ila_read_value),
                                  // output wire [15 : 0] doutb
  .rsta_busy(blk_mem_rsta_busy), // output wire rsta_busy
  .rstb_busy(blk_mem_rstb_busy) // output wire rstb_busy
);
// Clock wizard:
       Input clock 100Mhz, Output clocks 10MHz
clk_wiz_1 fibonacci_clk
  (
   // Clock out ports
   .clk_out1(clk_ph1),
                                 // output clk_out1 - 10 MHz, 0 degree phase
shift
                                  // output clk_out2 - 10 MHz, 180 degree phase
   .clk_out2(clk_ph2),
shift
   // Status and control signals
   .reset(reset),
                                  // input reset
   .locked(clk_wiz_locked), // output locked
  // Clock in ports
   .clk_in1(CLK100MHZ)
                                  // input clk_in1 - 100 MHz
);
// ILA:
ila_0 fibonacci_debug (
  .clk(CLK100MHZ),
                                // input wire clk - 100 MHz
  .probe0(fib_gen_en),
                               // input wire [0:0] probe0
  .probe1(clk_ph2),
                               // input wire [0:0] probe1
  .probe2(ila_read_address), // input wire [4:0] probe2
                               // input wire [15:0] probe3
  .probe3(ila_read_value)
);
endmodule
```

## 2) Testbench code

```
`timescale 10ns / 1ns
module fibonacci_generator_tb;
reg reset, clk;
wire
      [15:0]
                 number;
wire [15:0]
                 read_number;
wire [4:0] read_address;
wire
                 fib_gen_en;
wire
                 ph1, ph2;
fibonacci_generator UUT(
    .reset(reset),
    .CLK100MHZ(clk)
);
assign fib_gen_en = UUT.fib_gen_en;
assign number = UUT.fib_number;
assign read_number = UUT.ila_read_value;
assign read_address = UUT.ila_read_address;
assign ph1 = UUT.clk_ph1;
assign ph2 = UUT.clk_ph2;
initial begin
   clk = 1'b0;
   forever #1 clk = ~clk;
end
initial begin
    reset = 1;
   #15 reset = 0;
   #400 \text{ reset} = 1;
```

```
#20 reset = 0;
#400
$finish;
end
```

endmodule

## 3) Timing diagram (simulation)





#### 4) Timing diagram (ILA)





#### 5) Timing report



#### 6) Constraints file

```
## This file is a general .xdc for the Nexys A7-100T
```

## To use it in a project:

## - uncomment the lines corresponding to used pins

## - rename the used ports (in each line, after get\_ports) according to the top level signal names in the project

```
## Clock signal
```

create\_clock -add -name sys\_clk\_pin -period 10.00 -waveform {0 5} [get\_ports
{CLK100MHZ}];

## Reset pin

## Do not analyze any timing paths between clk\_out2\_clk\_wiz\_1 and sys\_clk\_pin ( Large
path delay causes negative WHS )

## This path occurs only at ILA inputs (violation of WHS is not critical since ILA used for signal monitoring)

set false path -from [get\_clocks clk out2 clk wiz\_1] -to [get\_clocks sys\_clk pin];