# Low-Power Spiking Neural Network with Clock-gating technique

Rui Shiota

S1290033@u-aizu.ac.jp

31 May 2024

- Research Introduction
- LIF neuron
- Clock gating
- Research progress
- Schedule

- Research Introduction
- LIF neuron
- Clock gating
- Research progress
- Schedule

### Research introduction

- My research is about clock gating in LIF neuron.
- My goal is to reduce power consumption.

- Research Introduction
- LIF neuron
- Clock gating
- Research progress
- Schedule

## LIF neuron (1)



## LIF neuron (2)

```
V = 0;
for (i = 0; i < n; i++)
  V = V + inspike[i] * w[i];
if (V \ge Vth)
  outspike = 1;
else
  outspike = 0;
```

n: the width of inspike

Vth: threshold voltage

w:weight



- Research Introduction
- LIF neuron
- Clock gating
- Research progress
- Schedule

## Clock gating (1)

conventional (non-clock-gated) system



#### clock gated system



## Clock gating (2)

Dynamic Power = Internal Power + Switching Power

#### conventional (non-clock-gated) system

```
Int Switch Leak Total
49 Hierarchy Power Power Power Power Power %
50 ------
51 conventional 6.82e-06 2.25e-07 1.39e-06 8.44e-06 100.0
52 Register (Register_IN_WIDTH9_OUT_WIDTH9)
53 6.72e-06 9.83e-08 9.49e-07 7.76e-06 92.0
54 Adder (Adder_IN_WIDTH8_OUT_WIDTH9) 1.01e-07 1.26e-07 4.45e-07 6.72e-07 8.0
55 add_12 (Adder_IN_WIDTH8_OUT_WIDTH9_DW01_add_0)
56 1.01e-07 1.26e-07 4.45e-07 6.72e-07 8.0
```

Dynamic Power: 7.045e-06

#### clock gated system

```
Int
                                                 Switch
                                                          Leak
                                                                    Total
49 Hierarchy
                                                 Power
                                                          Power
                                                                    Power
51 clock gated
    clkgx (clkgx)
    Register (Register IN WIDTH9 OUT WIDTH9)
                                        1.18e-06 8.67e-08 9.59e-07 2.23e-06 68.4
    Adder (Adder IN WIDTH8 OUT WIDTH9) 1.01e-07 1.26e-07 4.45e-07 6.72e-07 20.6
      add 12 (Adder IN WIDTH8 OUT WIDTH9 DW01 add 0)
                                        1.01e-07 1.26e-07 4.45e-07 6.72e-07 20.6
57
```

Dynamic Power: 1.826e-06

- Research Introduction
- LIF neuron
- Clock gating
- Research progress
- Schedule

## Research Progress

- Coding in verilog hdl
- RTL simulation
- Synthesis
- Post-synthesis simulation
- Power estimation
- Implementing a clock-gated system

- Research Introduction
- LIF neuron
- Clock gating
- Research progress
- Schedule

## Schedule

| Task | Deadline |
|------|----------|
|      |          |
|      |          |
|      |          |
|      |          |
|      |          |
|      |          |
|      |          |

Thank you for your attention!