# Low-Power Spiking Neural Network with Clock-gating technique

S1290033

Rui Shiota

- Research Introduction
- Network
- Clock gating
- Logical synthesis of clock-gated design
- Research progress
  - Done
  - Doing
  - Todo
- Schedule

- Research Introduction
- Network
- Clock gating
- Logical synthesis of clock-gated network
- Research progress
  - Done
  - Doing
  - Todo
- Schedule

#### Research introduction

- My research is about clock gating in LIF neuron.
- My goal is to reduce power consumption.

- Research Introduction
- Network
- Clock gating
- Logical synthesis of clock-gated network
- Research progress
  - Done
  - Doing
  - Todo
- Schedule

# Network (1)



# Network (2)

Upper network.v neuron.v memory.v Lower

- Research Introduction
- Network
- Clock gating
- Logical synthesis of clock-gated network
- Research progress
  - Done
  - Doing
  - Todo
- Schedule

### Clock gating

#### Conventional system

#### Clock-gated system



- Can save dynamic power by turning off clock enable signal.
- No computation is done while clock enable signal is off.

- Research Introduction
- Network
- Clock gating
- Logical synthesis of clock-gated network
- Research progress
  - Done
  - Doing
  - Todo
- Schedule

### Logical synthesis of clock-gated network

Change compared with previous synthesis

Power

Dynamic power: 979.7480 uW

Static power: 4.0211e04 nW

Total power: 1.0200e03 uW

Area

Combinational cell area: 682.2900

Noncombinational cell area: 1411.6620

- Research Introduction
- Network
- Clock gating
- Logical synthesis of clock-gated network
- Research progress
  - Done
  - Doing
  - Todo
- Schedule

# Research Progress | Done

- Coding in verilog hdl
- RTL simulation
- Synthesis
- Post-synthesis simulation
- Power estimation
- Application of clock gating
- Logical synthesis

# Research Progress | Doing

- Creation of tutorial on clock gating
- PyTorch

# Research Progress | Todo

- Physical synthesis
- SNNTorch

- Research Introduction
- Network
- Clock gating
- Logical synthesis of clock-gated network
- Research progress
  - Done
  - Doing
  - Todo
- Schedule

### Schedule

| Task                 | Deadline       |
|----------------------|----------------|
| Creation of tutorial | 13 August 2024 |
| PyTorch              |                |
| Pysical synthesis    |                |
| SNNTorch             |                |
|                      |                |
|                      |                |
|                      |                |

### Thank you for your attention!