# Abstract Formal Specification of the seL4/ARMv6 API

June Andronick Kevin Elphinstone Rafal Kolanski Timothy Bourke David Greenaway Thomas Sewell

Philip Derrin Gerwin Klein Simon Winwood

Version 1.1

- $\odot$  2010 National ICT Australia Limited.
- $\ \, \textcircled{c}$  2010 Open Kernel Labs, Inc.

ALL RIGHTS RESERVED. This document is made available under the terms of the National ICT Australia Limited Non-Commercial License Agreement and Open Kernel Labs, Inc. Non-Commercial License Agreement. Copies of the licenses are available in the top-level directory of this distribution.

## **Abstract**

This document is the text version of the abstract, formal Isabelle/HOL specification of the seL4 microkernel. It is intended to give a precise, operational definition of the seL4 microkernel on the ARMv6 architecture. The document contains a short overview, followed by text generated from the formal Isabelle/HOL definitions.

This document is not a tutorial or user manual and is not intended to be read as such. Please see the bundled user manual for a higher-level introduction to the kernel.

# **Contents**

| 1  | Intr              | oduction 1                                             | 1         |
|----|-------------------|--------------------------------------------------------|-----------|
|    | 1.1               | The seL4 Microkernel                                   | 11        |
|    |                   | 1.1.1 Kernel Services                                  | 11        |
|    |                   | 1.1.2 Capability-based Access Control                  | 13        |
|    |                   | 1.1.3 Kernel Objects                                   | 13        |
|    |                   | 1.1.4 Kernel Memory Allocation                         | 18        |
|    | 1.2               | · · · · · · · · · · · · · · · · · · ·                  | 19        |
|    | 1.3               | · · · · · · · · · · · · · · · · · · ·                  | 20        |
| 2  | Non               | ndeterministic State Monad with Failure                | 21        |
|    | 2.1               | The Monad                                              | 21        |
|    |                   | 2.1.1 Nondeterminism                                   | 22        |
|    |                   |                                                        | 22        |
|    |                   |                                                        | 23        |
|    | 2.2               |                                                        | 24        |
|    |                   |                                                        | 25        |
|    | 2.3               |                                                        | 25        |
|    |                   |                                                        | 26        |
|    |                   | ·                                                      | 26        |
|    | 2.4               |                                                        | 27        |
|    | 2.5               | ·                                                      | - ·<br>28 |
|    | $\frac{2.6}{2.6}$ |                                                        | 29        |
|    | 2.0               |                                                        | 29        |
|    |                   | v                                                      | 31        |
|    |                   |                                                        | 31        |
|    |                   |                                                        |           |
| 3  | Mad               | chine Word Setup                                       | 33        |
| 4  | Plat              | tform Definitions 3                                    | 35        |
| 5  | ARI               | M Machine Types                                        | 37        |
|    | 5.1               | Types                                                  | 37        |
|    | 5.2               | Machine State                                          | 38        |
| 6  | ARI               | M Machine Instantiation                                | 11        |
| 7  | Mad               | chine Accessor Functions 4                             | 13        |
| '  | ivia              |                                                        |           |
| 8  | Erro              | or and Fault Messages                                  | 15        |
| 9  | Acc               | ess Rights                                             | 17        |
| 10 | ARI               | M-Specific Data Types                                  | 19        |
|    |                   |                                                        | 19        |
|    | 10.2              | Architecture-specific capabilities                     | 19        |
|    | 10.3              | Architecture-specific objects                          | 50        |
|    | 10.4              | Architecture-specific object types and default objects | 51        |

#### Contents

|    | 10.5 Architecture-specific state              | 52           |
|----|-----------------------------------------------|--------------|
| 11 | Machine Types                                 | 53           |
| 12 | Machine Operations                            | 55           |
|    | 12.1 Wrapping and Lifting Machine Operations  | 55           |
|    | 12.2 The Operations                           | 56           |
|    | 12.3 User Monad                               | 59           |
| 13 | Basic Data Structures                         | 61           |
|    | 13.1 Message Info                             | 63           |
|    | 13.2 Kernel Objects                           | 64           |
|    | 13.3 Kernel State                             | 67           |
| 14 | Basic Kernel and Exception Monads             | 71           |
| 15 | Accessing the Kernel Heap                     | 73           |
|    | 15.1 General Object Access                    | 73           |
|    | 15.2 TCBs                                     | 73           |
|    | 15.3 Synchronous and Asyncronous Endpoints    | 74           |
|    | 15.4 IRQ State and Slot                       | 75           |
|    | 15.5 User Context                             | 75           |
| 16 | Accessing CSpace                              | 77           |
|    | 16.1 Capability access                        | 77           |
|    | 16.2 Accessing the capability derivation tree | 78           |
| 17 | Accessing the ARM VSpace                      | 81           |
|    | 17.1 Encodings                                | 81           |
|    | 17.2 Kernel Heap Accessors                    | 82           |
|    | 17.3 Basic Operations                         | 84           |
| 18 | ARM Object Invocations                        | 85           |
| 19 | Kernel Object Invocations                     | 87           |
| 20 | Retyping and Untyped Invocations              | 89           |
|    | 20.1 Creating Caps                            | 89           |
|    | 20.2 Creating Objects                         | 89           |
|    | 20.3 Main Retype Implementation               | 90           |
|    | 20.4 Invoking Untyped Capabilities            | 90           |
| 21 | ARM VSpace Functions                          | 93           |
| 22 | IPC Cancelling                                | 105          |
|    |                                               | 109          |
|    |                                               | 109          |
|    |                                               | 110          |
| 23 | CSpace 1                                      | l <b>1 1</b> |
| -  |                                               | 111          |
|    |                                               | 112          |
|    |                                               | 114          |
|    | 23.4 Revoking and deleting capabilities       | 115          |
|    | 23.5 Inserting and moving capabilities        | 120          |

| 23.6 Recycling capabilities                                                                                                                                                                                     | 123                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
|                                                                                                                                                                                                                 | 124                                               |
|                                                                                                                                                                                                                 | 127                                               |
| 25 Scheduler                                                                                                                                                                                                    | 131                                               |
| 26 Threads and TCBs 26.1 Activating Threads                                                                                                                                                                     | 133<br>133<br>134                                 |
| 27 IPC 27.1 Getting and setting the message info register. 27.2 IPC Capability Transfers 27.3 Fault Handling 27.4 Synchronous Message Transfers 27.5 Asynchronous Message Transfers 27.6 Sending Fault Messages | <br>139<br>139<br>139<br>141<br>142<br>145<br>146 |
| 28 Interrupts                                                                                                                                                                                                   | 149                                               |
| 29 Kernel Invocation Labels                                                                                                                                                                                     | 151                                               |
| 30 Decoding System Calls 30.1 Helper definitions                                                                                                                                                                | <br>153<br>153<br>153<br>156<br>158<br>161        |
| 30.3 CNode                                                                                                                                                                                                      | <br>161<br>162<br>164                             |
| 30.3 CNode                                                                                                                                                                                                      | <br>162                                           |
| 30.3 CNode                                                                                                                                                                                                      | <br>162<br>164                                    |

34 Glossary

175

Contents

## 1 Introduction

The seL4 microkernel is an operating system kernel designed to be a secure, safe, and reliable foundation for systems in a wide variety of application domains. As a microkernel, seL4 provides a minimal number of services to applications. This small number of services directly translates to a small implementation of approximately 8700 lines of C code, which has allowed the kernel to be formally proven in the Isabelle/HOL theorem prover to adhere to a formal specification.

This document gives the text version of the formal Isabelle/HOL specification used in this proof. The document starts by giving a brief overview of the seL4 microkernel design, followed by text generated from the Isabelle/HOL definitions.

This document is not a user manual to seL4, nor is it intended to be read as such. Instead, it is a precise reference to the behaviour of the seL4 kernel.

Further information on the models and verification techniques can be found in previous publications [1, 2, 3, 5, 6, 7, 8, 9, 10, 12, 13, 11, 16, 17, 19, 20, 18, 15, 21].

#### 1.1 The seL4 Microkernel

The seL4 microkernel is a small operating system kernel of the L4 family. SeL4 provides a minimal number of services to applications, such as abstractions for virtual address spaces, threads, interprocess communication (IPC).

SeL4 uses a capability-based access-control model. All memory, devices, and microkernel-provided services require an associated *capability* (access right) to utilise them [4]. The set of capabilities an application possesses determines what resources that application can directly access. SeL4 enforces this access control by using the hardware's memory management unit (MMU) to ensure that userspace applications only have access to memory they possess capabilities to.

Figure 1.1 shows a representative seL4-based system. It depicts the microkernel executing on top of the hardware as the only software running in privileged mode of the processor. The first application to execute is the supervisor OS. The supervisor OS (also termed a booter for simple scenarios) is responsible for initialising, configuring and delegating authority to the specific system layered on top. In Figure 1.1, the example system set up by the supervisor consists of an instance of Linux on the left, and several instances of trusted or sensitive applications on the right. The group of applications on the left and the group on the right are unable to directly communicate or interfere with each other without explicit involvement of the supervisor (and the microkernel) — a barrier is thus created between the untrusted left and the trusted right, as indicated in the figure. The supervisor has a kernel-provided mechanism to determine the relationship between applications and the presence or absence of any such barriers.

#### 1.1.1 Kernel Services

A limited number of service primitives are provided by the microkernel; more complex services may be implemented as applications on top of these primitives. In this way, the functionality of the system can be extended without increasing the code and complexity in privileged mode, while still supporting a potentially wide number of services for varied application domains.

The basic services the microkernel provides are as follows:

Threads are an abstraction of CPU execution that support running software;



Figure 1.1: Sample seL4 based system

**Address Spaces** are virtual memory spaces that each contain an application. Applications are limited to accessing memory in their address space;

**Interprocess Communication** (IPC) via *endpoints* allows threads to communicate using message passing;

**Device Primitives** allow device drivers to be implemented as unprivileged applications. The kernel exports hardware device interrupts via IPC messages; and

**Capability Spaces** store capabilities (i.e., access rights) to kernel services along with their book-keeping information.

All kernel services are accessed using kernel-provided system calls that *invoke* a capability; the semantics of the system call depends upon the type of the capability invoked. For example, invoking the Call() system call on a thread control block (TCB) with certain arguments will suspend the target thread, while invoking Call() on an endpoint will result in a message being sent. In general, the message sent to a capability will have an entry indicating the desired operation, along with any arguments.

The kernel provides to clients the following system calls:

Send() delivers the system call arguments to the target object and allows the application to continue. If the target object is unable to receive and/or process the arguments immediately, the sending application will be blocked until the arguments can be delivered.

NBSend() performs non-blocking send in a similar fashion to Send() except that if the object is unable to receive the arguments immediately, the message is silently dropped.

Call() is a Send() that blocks the application until the object provides a response, or the receiving application replies. In the case of delivery to an application (via an Endpoint), an additional capability is added to the arguments and delivered to the receiver to give it the right to respond to the sender.

Wait() is used by an application to block until the target object is ready.

Reply() is used to respond to a Call(), using the capability generated by the Call() operation.

ReplyWait() is a combination of Reply() and Wait(). It exists for efficiency reasons: the common case of replying to a request and waiting for the next can be performed in a single kernel system call instead of two.

#### 1.1.2 Capability-based Access Control

The seL4 microkernel provides a capability-based access control model. Access control governs all kernel services; in order to perform any system call, an application must invoke a capability in its possession that has sufficient access rights for the requested service. With this, the system can be configured to isolate software components from each other, and also to enable authorised controlled communication between components by selectively granting specific communication capabilities. This enables software component isolation with a high degree of assurance, as only those operations explicitly authorised by capability possession are permitted.

A capability is an unforgeable token that references a specific kernel object (such as a thread control block) and carries access rights that control what operations may be performed when it is invoked. Conceptually, a capability resides in an application's *capability space*; an address in this space refers to a *slot* which may or may not contain a capability. An application may refer to a capability — to request a kernel service, for example — using the address of the slot holding that capability. The seL4 capability model is an instance of a *segregated* (or *partitioned*) capability model, where capabilities are managed by the kernel.

Capability spaces are implemented as a directed graph of kernel-managed *capability nodes* (CNodes). A CNode is a table of slots, where each slot may contain further CNode capabilities. An address in a capability space is then the concatenation of the indices of the CNode capabilities forming the path to the destination slot; we discuss CNode objects further in section 1.1.3.

Capabilities can be copied and moved within capability spaces, and also sent via IPC. This allows creation of applications with specific access rights, the delegation of authority to another application, and passing to an application authority to a newly created (or selected) kernel service. Furthermore, capabilities can be *minted* to create a derived capability with a subset of the rights of the original capability (never with more rights). A newly minted capability can be used for partial delegation of authority.

Capabilities can also be revoked in their entirety to withdraw authority. Revocation includes any capabilities that may have been derived from the original capabilities. The propagation of capabilities through the system is controlled by a *take-grant*-based model [6].

#### 1.1.3 Kernel Objects

In this section we give a brief overview of the kernel implemented objects that can be invoked by applications. The interface to these objects forms the interface to the kernel itself. The creation and use of the high-level kernel services is achieved by the creation, manipulation, and combination of these kernel objects.

#### **CNodes**

As mentioned in the previous section, capabilities in seL4 are stored in kernel objects called CNodes. A CNode has a fixed number of slots, always a power of two, determined when the CNode is created. Slots can be empty or contain a capability.

CNodes have the following operations:

Mint() creates a new capability in a specified CNode slot from an existing capability. The newly created capability may have fewer rights than the original.

Copy() is similar to Mint(), but the newly created capability has the same rights as the original.

Move() moves a capability between two specified capability slots.

Mutate() is an atomic combination of Move() and Mint(). It is a performance optimisation.

Rotate() moves two capabilities between three specified capability slots. It is essentially two Move() operations: one from the second specified slot to the first, and one from the third to the second. The first and third specified slots may be the same, in which case the capability in it is swapped

#### **CSpace** CNODE TCB CAP CAP CAP CNODE CAP ASID CAP CAP

Figure 1.2: CNodes forming a CSpace

with the capability in the second slot. The operation is atomic; either both or neither capabilities are moved.

Delete() removes a capability from the specified slot.

Revoke() is equivalent to calling Delete() on each derived child of the specified capability. It has no effect on the capability itself.

SaveCaller() moves a kernel-generated reply capability of the current thread from the special TCB slot it was created in, into the designated CSpace slot.

Recycle() is equivalent to Revoke(), except that it also resets most aspects of the object to its initial state.

#### **IPC Endpoints**

The seL4 microkernel supports both *synchronous* (EP) and *asynchronous* (AsyncEP) IPC endpoints, used to facilitate interprocess communication between threads. Capabilities to endpoints can be restricted to be send-only or receive-only. They can also specify whether capabilities can be passed through the endpoint.

Synchronous endpoints allow both data and capabilities to be transferred between threads, depending on the rights on the endpoint capability. Sending a message will block the sender until the message has been received; similarly, a waiting thread will be blocked until a message is available (but see NBSend() above).

When only notification of an event is required together with a very limited message, asynchronous endpoints can be used. Asynchronous endpoints have a single invocation:

Notify() simply sets the given set of bits in the endpoint. Multiple Notify() system calls without an intervening Wait() result in the bits being "or-ed" with any bits already set. As such, Notify() is always non-blocking, and has no indication of whether a receiver has received the notification.

Additionally, the Wait() system call may be used with an asynchronous endpoint, allowing the calling thread to retrieve all set bits from the asynchronous endpoint. If no Notify() operations have taken place since the last Wait() call, the calling thread will block until the next Notify() takes place.

#### тсв

The thread control block (TCB) object represents a thread of execution in seL4. Threads are the unit of execution that is scheduled, blocked, unblocked, etc., depending on the applications interaction with other threads.

As illustrated in Figure 1.3, a thread needs both a CSpace and a VSpace in which to execute to form an application (plus some additional information not represented here). The CSpace provides the

capabilities (authority) required to manipulated kernel objects, in order to send messages to another application for example. The VSpace provides the virtual memory environment required to contain the code and data of the application. A CSpace is associated with a thread by installing a capability to the root CNode of a CSpace into the TCB. Likewise, a VSpace is associated with a thread by installing a capability to a Page Directory (described shortly) into the TCB. Note that multiple threads can share the same CSpace and VSpace.



Figure 1.3: Internal representation of an application in seL4

The TCB object has the following methods:

CopyRegisters() is used for copying the state of a thread. The method is given an additional capability argument, which must refer to a TCB that will be used as the source of the transfer; the invoked thread is the destination. The caller may select which of several subsets of the register context will be transferred between the threads. The operation may also suspend the source thread, and resume the destination thread.

Two subsets of the context that might be copied (if indicated by the caller) include: firstly, the parts of the register state that are used or preserved by system calls, including the instruction and stack pointers, and the argument and message registers; and secondly, the remaining integer registers. Other subsets are architecture-defined, and typically include coprocessor registers such as the floating point registers. Note that many integer registers are modified or destroyed by system calls, so it is not generally useful to use CopyRegisters() to copy integer registers to or from the current thread.

ReadRegisters() is a variant of CopyRegisters() for which the destination is the calling thread. It uses the message registers to transfer the two subsets of the integer registers; the message format has the more commonly transferred instruction pointer, stack pointer and argument registers at the start, and will be truncated at the caller's request if the other registers are not required.

WriteRegisters() is a variant of CopyRegisters() for which the source is the calling thread. It uses the message registers to transfer the integer registers, in the same order used by ReadRegisters(). It may be truncated if the later registers are not required; an explicit length argument is given to allow error detection when the message is inadvertently truncated by a missing IPC buffer.

SetPriority() configures the thread's scheduling parameters. In the current version of seL4, this is simply a priority for the round-robin scheduler.

SetIPCBuffer() configures the thread's local storage, particularly the IPC buffer used for sending parts of the message payload that don't fit in hardware registers.

- SetSpace() configures the thread's virtual memory and capability address spaces. It sets the roots of the trees (or other architecture-specific page table structures) that represent the two address spaces, and also nominates the Endpoint that the kernel uses to notify the thread's pager<sup>1</sup> of faults and exceptions.
- Configure() is a batched version of the three configuration system calls: SetPriority(), SetIPCBuffer(), and SetSpace(). Configure() is simply a performance optimisation.
- Suspend() makes a thread inactive. The thread will not be scheduled again until a Resume() operation is performed on it. A CopyRegisters() or ReadRegisters() operation may optionally include a Suspend() operation on the source thread.
- Resume() resumes execution of a thread that is inactive or waiting for a kernel operation to complete. If the invoked thread is waiting for a kernel operation, Resume() will modify the thread's state so that it will attempt to perform the faulting or aborted operation again. Resume()-ing a thread that is already ready has no effect. Resume()-ing a thread that is in the waiting phase of a Call() operation may cause the sending phase to be performed again, even if it has previously succeeded.

A CopyRegisters() or WriteRegisters() operation may optionally include a Resume() operation on the destination thread.

#### Virtual Memory

A virtual address space in seL4 is called a VSpace. In a similar way to CSpaces, a VSpace is composed of objects provided by the microkernel. Unlike CSpaces, these objects for managing virtual memory largely directly correspond to those of the hardware, that is, a page directory pointing to page tables, which in turn map physical frames. The kernel also includes ASID Pool and ASID Control objects for tracking the status of address spaces.

Figure 1.4 illustrates a VSpace with the requisite components required to implement a virtual address space.



Figure 1.4: Virtual Memory in seL4.

These VSpace-related objects are sufficient to implement the hardware data structures required to create, manipulate, and destroy virtual memory address spaces. It should be noted that, as usual, the manipulator of a virtual memory space needs the appropriate capabilities to the required objects.

Page Directory The Page Directory (PD) is the top-level page table of the ARM two-level page table structure. It has a hardware defined format, but conceptually contains 1024 page directory entries (PDE), which are one of a pointer to a page table, a 4 megabyte Page, or an invalid entry. The Page

<sup>&</sup>lt;sup>1</sup>A pager is a term for a thread that manages the VSpace of another application. For example, Linux would be called the pager of its applications.

Directory has no methods itself, but it is used as an argument to several other virtual memory related object calls.

Page Table The Page Table object forms the second level of the ARM page table. It contains 1024 slots, each of which contains a page table entry (PTE). A page table entry contains either an invalid entry, or a pointer to a 4 kilobyte Page.

Page Table objects possess only a single method:

Map() takes a Page Directory capability as an argument, and installs a reference to the invoked Page Table to a specified slot in the Page Directory.

Page A Page object is a region of physical memory that is used to implement virtual memory pages in a virtual address space. The Page object has the following methods:

Map() takes a Page Directory or a Page Table capability as an argument and installs a PDE or PTE referring to the Page in the specified location, respectively.

Remap() changes the permissions of an existing mapping.

Unmap() removes an existing mapping.

**ASID Control** For internal kernel book-keeping purposes, there is a fixed maximum number of applications the system can support. In order to manage this limited resource, the microkernel provides an ASID Control capability. The ASID Control capability is used to generate a capability that authorises the use of a subset of available address space identifiers. This newly created capability is called an ASID Pool. ASID Control only has a single method:

MakePool() together with a capability to Untyped Memory (described shortly) as argument creates an ASID Pool.

**ASID Pool** An ASID Pool confers the right to create a subset of the available maximum applications. For a VSpace to be usable by an application, it must be assigned to an ASID. This is done using a capability to an ASID Pool. The ASID Pool object has a single method:

Assign() assigns an ASID to the VSpace associated with the Page Directory passed in as an argument.

#### **Interrupt Objects**

Device driver applications need the ability to receive and acknowledge interrupts from hardware devices

A capability to IRQControl has the ability to create a new capability to manage a specific interrupt source associated with a specific device. The new capability is then delegated to a device driver to access an interrupt source. IRQControl has one method:

Get() creates an IRQHandler capability for the specified interrupt source.

An IRQHandler object is used by driver application to handle interrupts for the device it manages. It has three methods:

SetEndpoint() specifies the AsyncEP that a Notify() should be sent to when an interrupt occurs. The driver application usually Wait()-s on this endpoint for interrupts to process.

Ack() informs the kernel that the userspace driver has finished processing the interrupt and the microkernel can send further pending or new interrupts to the application.

Clear() de-registers the AsyncEP from the IRQHandler object.

#### **Untyped Memory**

The Untyped Memory object is the foundation of memory allocation in the seL4 kernel. Untyped memory capabilities have a single method:

Retype() creates a number of new kernel objects. If this method succeeds, it returns capabilities to the newly-created objects.

In particular, untyped memory objects can be divided into a group of smaller untyped memory objects. We discuss memory management in general in the following section.

#### 1.1.4 Kernel Memory Allocation

The seL4 microkernel has no internal memory allocator: all kernel objects must be explicitly created from application controlled memory regions via Untyped Memory capabilities. Applications must have explicit authority to memory (via Untyped Memory capabilities) in order to create other services, and services consume no extra memory once created (other than the amount of untyped memory from which they were originally created). The mechanisms can be used to precisely control the specific amount of physical memory available to applications, including being able to enforce isolation of physical memory access between applications or a device. Thus, there are no arbitrary resource limits in the kernel apart from those dictated by the hardware<sup>2</sup>, and so many denial-of-service attacks via resource exhaustion are obviated.

At boot time, seL4 pre-allocates all the memory required for the kernel itself, including the code, data, and stack sections (seL4 is a single kernel-stack operating system). The remainder of the memory is given to the first task in the form of capabilities to Untyped Memory, and some additional capabilities to kernel objects that were required to bootstrap the supervisor task. These objects can then be split into smaller untyped memory regions or other kernel objects using the Retype() method; the created objects are termed *children* of the original untyped memory object.

See Figure 1.5 for an example.



Figure 1.5: Memory layout at boot time

The user-level application that creates an object using Retype() receives full authority over the resulting object. It can then delegate all or part of the authority it possesses over this object to one or more of its clients. This is done by selectively granting each client a capability to the kernel object, thereby allowing the client to obtain kernel services by invoking the object.

For obvious security reasons, kernel data must be protected from user access. The seL4 kernel prevents such access by using two mechanisms. First, the above allocation policy guarantees that typed objects never overlap. Second, the kernel ensures that each physical frame mapped by the MMU at a user-accessible address corresponds to a Page object (described above); Page objects contain no kernel data, so direct user access to kernel data is not possible. All other kernel objects are only indirectly manipulated via their corresponding capabilities.

 $<sup>^2</sup>$ The treatment of virtual ASIDs imposes a fixed number of address spaces, but this limitation is to be removed in future versions of seL4.



seL4 Microkernel

Figure 1.6: Memory layout after supervisor creates kernel services.

#### Re-using Memory

The model described thus far is sufficient for applications to allocate kernel objects, distribute authority among client applications, and obtain various kernel services provided by these objects. This alone is sufficient for a simple static system configuration.

The seL4 kernel also allows memory re-use. Reusing a region of memory is sound only when there are no dangling references (e.g. capabilities) left to the objects implemented by that memory. The kernel tracks capability derivations, that is, the children generated by various CNode methods (Retype(), Mint(), Copy(), and Mutate()). Whenever a user requests that the kernel create new objects in an untyped memory region, the kernel uses this information to check that there are no children in the region, and thus no live capability references.

The tree structure so generated is termed the *capability derivation tree* (CDT)<sup>3</sup>. For example, when a user creates new kernel objects by retyping untyped memory, the newly created capabilities would be inserted into the CDT as children of the untyped memory capability.

Finally, recall that the Revoke() operation destroys all capabilities derived from the argument capability. Revoking the last capability to a kernel object is easily detectable, and triggers the destroy operation on the now unreferenced object. Destroy simply deactivates the object if it was active, and cleans up any in-kernel dependencies between it and other objects.

By calling Revoke() on the original capability to an untyped memory object, the user removes all of the untyped memory object's children — that is, all capabilities pointing to objects in the untyped memory region. Thus, after this operation there are no valid references to any object within the untyped region, and the region may be safely retyped and reused.

## 1.2 Summary

This chapter has given an overview of the seL4 microkernel. The following chapters are generated from the formal Isabelle/HOL definitions that comprise the formal specification of the seL4 kernel on the ARM11 architecture. The specification does not cover any other architectures or platforms.

The order of definitions in this document is as processed by Isabelle/HOL: bottom up. All concepts are defined before first used. This means the first chapters mainly introduce basic data types and structures while the top-level kernel entry point is defined in the last chapter (chapter 33). The following section shows the dependency graph between the theory modules in this specification. We assume a familiarity with Isabelle syntax; see Nipkow et al. [14] for an introduction. In addition to the

<sup>&</sup>lt;sup>3</sup>Although we model the CDT as a separate data structure, it is implemented as part of the CNode object and so requires no additional kernel meta-data

standard Isabelle/HOL notation, we sometimes write  $f \ x$  for  $(f \ x)$  and use monadic do-notation extensively. The latter is defined in chapter 2.

## 1.3 Theory Dependencies



## 2 Nondeterministic State Monad with Failure

theory NonDetMonad imports Lib begin

State monads are used extensively in the seL4 specification. They are defined below.

#### 2.1 The Monad

The basic type of the nondeterministic state monad with failure is very similar to the normal state monad. Instead of a pair consisting of result and new state, we return a set of these pairs coupled with a failure flag. Each element in the set is a potential result of the computation. The flag is True if there is an execution path in the computation that may have failed. Conversely, if the flag is False, none of the computations resulting in the returned set can have failed.

```
types ('s,'a) nondet_monad = "'s \Rightarrow ('a \times 's) set \times bool"
```

The definition of fundamental monad functions return and bind. The monad function return x does not change the state, does not fail, and returns x.

#### definition

```
return :: "'a \Rightarrow ('s,'a) nondet_monad" where "return a \equiv \lambda s. ({(a,s)},False)"
```

The monad function bind f g, also written f >>= g, is the execution of f followed by the execution of g. The function g takes the result value and the result state of f as parameter. The definition says that the result of the combined operation is the union of the set of sets that is created by g applied to the result sets of f. The combined operation may have failed, if f may have failed or g may have failed on any of the results of f.

#### definition

```
bind :: "('s, 'a) nondet_monad \Rightarrow ('a \Rightarrow ('s, 'b) nondet_monad) \Rightarrow ('s, 'b) nondet_monad" (infixl ">>=" 60) where "bind f g \equiv \lambdas. (\bigcupfst 'split g 'fst (f s), True \in snd 'split g 'fst (f s) \vee snd (f s))"
```

Sometimes it is convenient to write bind in reverse order.

#### abbreviation(input)

```
bind_rev :: "('c \Rightarrow ('a, 'b) nondet_monad) \Rightarrow ('a, 'c) nondet_monad \Rightarrow ('a, 'b) nondet_monad" (infixl "=<<" 60) where "g =<< f \equiv f >>= g"
```

The basic accessor functions of the state monad. get returns the current state as result, does not fail, and does not change the state. put s returns nothing (unit), changes the current state to s and does not fail.

#### definition

```
get :: "('s,'s) nondet_monad" where "get \equiv \lambda s. ({(s,s)}, False)" definition put :: "'s \Rightarrow ('s, unit) nondet_monad" where "put s \equiv \lambda_-. ({((),s)}, False)"
```

#### 2.1.1 Nondeterminism

Basic nondeterministic functions. select A chooses an element of the set A, does not change the state, and does not fail (even if the set is empty). f OR g executes f or executes g. It returns the union of results of f and g, and may have failed if either may have failed.

#### definition

```
select :: "'a set \Rightarrow ('s,'a) nondet_monad" where "select A \equiv \lambdas. (A <*> {s}, False)" definition alternative :: "('s,'a) nondet_monad \Rightarrow ('s,'a) nondet_monad" (infixl "OR" 20) where "f OR g \equiv \lambdas. (fst (f s) \cup fst (g s), snd (f s) \vee snd (g s))" Alternative notation for OR
```

notation (xsymbols) alternative (infixl "□" 20)

A variant of select that takes a pair. The first component is a set as in normal select, the second component indicates whether the execution failed. This is useful to lift monads between different state spaces.

#### definition

```
select_f :: "'a set \times bool \Rightarrow ('s,'a) nondet_monad" where "select_f S \equiv \lambdas. (fst S \times {s}, snd S)"
```

#### 2.1.2 Failure

The monad function that always fails. Returns an empty set of results and sets the failure flag.

#### definition

```
fail :: "('s, 'a) nondet_monad" where "fail \equiv \lambda s. ({}, True)"
```

Assertions: fail if the property P is not true

#### definition

```
assert :: "bool \Rightarrow ('a, unit) nondet_monad" where "assert P \equiv if P then return () else fail"
```

Fail if the value is None, return result v for Some v

#### definition

```
assert_opt :: "'a option \Rightarrow ('b, 'a) nondet_monad" where "assert_opt v \equiv case v of None \Rightarrow fail | Some v \Rightarrow return v"
```

Generic functions on top of the state monad

Apply a function to the current state and return the result without changing the state.

#### definition

```
gets :: "('s \Rightarrow 'a) \Rightarrow ('s, 'a) nondet_monad" where "gets f \equiv get >>= (\lambdas. return (f s))"
```

Modify the current state using the function passed in.

#### definition

```
modify :: "('s \Rightarrow 's) \Rightarrow ('s, unit) nondet_monad" where "modify f \equiv get >>= (\lambdas. put (f s))"
```

```
lemma simpler_gets_def: "gets f = (\lambdas. ({(f s, s)}, False))"
lemma simpler_modify_def:
  "modify f = (\lambdas. ({((), f s)}, False))"
```

Execute the given monad when the condition is true, return () otherwise.

#### definition

```
when :: "bool \Rightarrow ('s, unit) nondet_monad \Rightarrow ('s, unit) nondet_monad" where "when P m \equiv if P then m else return ()"
```

Execute the given monad unless the condition is true, return () otherwise.

#### definition

```
unless :: "bool \Rightarrow ('s, unit) nondet_monad \Rightarrow ('s, unit) nondet_monad" where "unless P m \equiv when (\negP) m"
```

Apply an option valued function to the current state, fail if it returns None, return v if it returns Some

#### definition

```
gets_the :: "('s \Rightarrow 'a option) \Rightarrow ('s, 'a) nondet_monad" where "gets_the f \equiv gets f >>= assert_opt"
```

#### 2.1.3 The Monad Laws

A more expanded definition of bind

```
lemma bind_def2:
```

```
"bind f g \equiv \lambdas. let (R,x) = f s; S = (\lambda(v,s'). g v s') ' R in (\bigcup (fst 'S), x \vee True \in snd 'S)"
```

Each monad satisfies at least the following three laws.

return is absorbed at the left of a op >>=, applying the return value directly:

```
lemma return_bind [simp]: "(return x >>= f) = f x"
```

return is absorbed on the right of a op >>=

```
lemma bind_return [simp]: "(m >>= return) = m"
```

op >>= is associative

```
lemma bind_assoc:
```

```
fixes m :: "('a,'b) nondet_monad" fixes f :: "'b \Rightarrow ('a,'c) nondet_monad" fixes g :: "'c \Rightarrow ('a,'d) nondet_monad" shows "(m >>= f) >>= g = m >>= (\lambda x. f x >>= g)"
```

### 2.2 Adding Exceptions

"throwError  $\equiv$  return o Inl"

The type ('s, 'a) nondet\_monad gives us nondeterminism and failure. We now extend this monad with exceptional return values that abort normal execution, but can be handled explicitly. We use the sum type to indicate exceptions.

In ('s, 'e + 'a) nondet\_monad, 's is the state, 'e is an exception, and 'a is a normal return value.

This new type itself forms a monad again. Since type classes in Isabelle are not powerful enough to express the class of monads, we provide new names for the return and op >>= functions in this monad. We call them returnOk (for normal return values) and bindE (for composition). We also define throwError to return an exceptional value.

#### definition

```
return0k :: "'a \Rightarrow ('s, 'e + 'a) nondet_monad" where "return0k \equiv return o Inr" definition throwError :: "'e \Rightarrow ('s, 'e + 'a) nondet_monad" where
```

Lifting a function over the exception type: if the input is an exception, return that exception; otherwise continue execution.

#### definition

```
lift :: "('a \Rightarrow ('s, 'e + 'b) nondet_monad) \Rightarrow 'e +'a \Rightarrow ('s, 'e + 'b) nondet_monad" where

"lift f v \equiv case v of Inl e \Rightarrow throwError e

| Inr v' \Rightarrow f v'"
```

The definition of op >>= in the exception monad (new name bindE): the same as normal op >>=, but the right hand side is skipped if the left hand side produced an exception.

#### definition

```
bindE :: "('s, 'e + 'a) nondet_monad \Rightarrow ('a \Rightarrow ('s, 'e + 'b) nondet_monad) \Rightarrow ('s, 'e + 'b) nondet_monad" (infixl ">>=E" 60) where "bindE f g \equiv bind f (lift g)"
```

Lifting a normal nondeterministic monad into the exception monad is achieved by always returning its result as normal result and never throwing an exception.

#### definition

```
liftE :: "('s,'a) nondet_monad \Rightarrow ('s, 'e+'a) nondet_monad" where    "liftE f \equiv f >>= (\lambdar. return (Inr r))"
```

Since the underlying type and return function changed, we need new definitions for when and unless:

#### definition

Throwing an exception when the parameter is None, otherwise returning v for Some v.

```
definition
```

```
throw_opt :: "'e \Rightarrow 'a option \Rightarrow ('s, 'e + 'a) nondet_monad" where "throw_opt ex x \equiv case x of None \Rightarrow throwError ex | Some v \Rightarrow returnOk v"
```

Failure in the exception monad is redefined in the same way as whenE and unlessE, with returnOk instead of return.

#### definition

```
<code>assertE</code> :: "bool \Rightarrow ('a, 'e + unit) nondet_monad" where "assertE P \equiv if P then returnOk () else fail"
```

#### 2.2.1 Monad Laws for the Exception Monad

More direct definition of liftE:

```
lemma liftE_def2:
  "liftE f = (\lambdas. ((\lambda(v,s'). (Inr v, s')) 'fst (f s), snd (f s)))"
Left returnOk absorbtion over op >>=E:
lemma returnOk_bindE [simp]: "(returnOk x >>=E f) = f x"
lemma lift_return [simp]:
  "lift (return o Inr) = return"
Right returnOk absorbtion over op >>=E:
lemma bindE_returnOk [simp]: "(m >>=E returnOk) = m"
Associativity of op >>=E:
lemma bindE_assoc:
  "(m >>=E f) >>=E g = m >>=E (\lambdax. f x >>=E g)"
returnOk could also be defined via liftE:
lemma returnOk_liftE:
  "returnOk x = liftE (return x)"
Execution after throwing an exception is skipped:
lemma throwError_bindE [simp]:
  "(throwError E >>=E f) = throwError E"
```

## 2.3 Syntax

This section defines traditional Haskell-like do-syntax for the state monad in Isabelle.

#### 2.3.1 Syntax for the Nondeterministic State Monad

We use K\_bind to syntactically indicate the case where the return argument of the left side of a op >>= is ignored

```
definition
  <code>K_bind_def</code> [iff]: "<code>K_bind</code> \equiv \lambda<code>x</code> <code>y</code>. <code>x</code>"
nonterminals
  dobinds dobind nobind
syntax
                                                             ("(_ <-/ _)" 10)
  "_dobind"
                :: "[pttrn, 'a] => dobind"
                                                             ("_")
                :: "dobind => dobinds"
                                                             ("_")
  "_nobind"
                :: "'a => dobind"
  "_dobinds"
                :: "[dobind, dobinds] => dobinds"
                                                             ("(_);//(_)")
  "_do"
                :: "[dobinds, 'a] => 'a"
                                                             ("(do (_);// (_)//od)" 100)
syntax (xsymbols)
  "_dobind"
                :: "[pttrn, 'a] => dobind"
                                                             ("(_ ←/ _)" 10)
translations
  "_do (_dobinds b bs) e" == "_do b (_do bs e)"
                             == "b >>= (CONST K_bind e)"
  "_do (_nobind b) e"
                             == "a >>= (λx. e)"
  "do x <- a; e od"
Syntax examples:
lemma "do x \leftarrow return 1;
          return (2::nat);
           return x
       od =
       return 1 >>=
       (\lambda x. return (2::nat) >>=
             K_bind (return x))"
lemma "do x \leftarrow return 1;
           return 2;
           return x
       od = return 1"
```

#### 2.3.2 Syntax for the Exception Monad

Since the exception monad is a different type, we need to syntactically distinguish it in the syntax. We use doE/odE for this, but can re-use most of the productions from do/od above.

## 2.4 Library of Monadic Functions and Combinators

Lifting a normal function into the monad type:

```
definition
```

```
liftM :: "('a \Rightarrow 'b) \Rightarrow ('s,'a) nondet_monad \Rightarrow ('s, 'b) nondet_monad" where

"liftM f m \equiv do x \leftarrow m; return (f x) od"
```

The same for the exception monad:

#### definition

```
liftME :: "('a \Rightarrow 'b) \Rightarrow ('s,'e+'a) nondet_monad \Rightarrow ('s,'e+'b) nondet_monad" where "liftME f m \equiv doE x \leftarrow m; returnOk (f x) odE"
```

Run a sequence of monads from left to right, ignoring return values.

#### definition

```
sequence_x :: "('s, 'a) nondet_monad list \Rightarrow ('s, unit) nondet_monad" where "sequence_x xs \equiv foldr (\lambdax y. x >>= (\lambda_. y)) xs (return ())"
```

Map a monadic function over a list by applying it to each element of the list from left to right, ignoring return values.

#### definition

```
\label{eq:mapM_x :: "('a \Rightarrow ('s,'b) nondet_monad) $\Rightarrow$ 'a list $\Rightarrow$ ('s, unit) nondet_monad"} \\ \mbox{where} \\ \mbox{"mapM_x f xs} $\equiv$ sequence_x (map f xs)"
```

Map a monadic function with two parameters over two lists, going through both lists simultanously, left to right, ignoring return values.

#### definition

The same three functions as above, but returning a ist of return values instead of unit

#### definition

```
sequence :: "('s, 'a) nondet_monad list \Rightarrow ('s, 'a list) nondet_monad" where

"sequence xs \equiv let mcons = (\lambda p \ q. \ p >>= (\lambda x. \ q >>= (\lambda y. \ return (x#y))))

in foldr mcons xs (return [])"
```

#### definition

```
mapM :: "('a \Rightarrow ('s,'b) nondet_monad) \Rightarrow 'a list \Rightarrow ('s, 'b list) nondet_monad"
```

```
where
  "mapM f xs \equiv sequence (map f xs)"
definition
  \texttt{zipWithM} \; :: \; \texttt{"('a} \; \Rightarrow \; \texttt{'b} \; \Rightarrow \; \texttt{('s,'c)} \; \; \texttt{nondet\_monad)} \; \Rightarrow \;
                     'a list \Rightarrow 'b list \Rightarrow ('s, 'c list) nondet_monad"
  "zipWithM f xs ys \equiv sequence (zipWith f xs ys)"
The sequence and map functions above for the exception monad, with and without lists of return
value
definition
  sequenceE_x :: "('s, 'e+'a) nondet_monad list <math>\Rightarrow ('s, 'e+unit) nondet_monad"
  "sequenceE_x xs \equiv foldr (\lambdax y. doE _ <- x; y odE) xs (returnOk ())"
  mapME_x :: "('a \Rightarrow ('s,'e+'b) nondet_monad) \Rightarrow 'a list \Rightarrow
                 ('s,'e+unit) nondet_monad"
where
  "mapME_x f xs \equiv sequenceE_x (map f xs)"
definition
  sequenceE :: "('s, 'e+'a) nondet_monad list \Rightarrow ('s, 'e+'a list) nondet_monad"
  "sequenceE xs \equiv let mcons = (\lambdap q. p >>=E (\lambdax. q >>=E (\lambday. returnOk (x#y))))
                     in foldr mcons xs (returnOk [])"
definition
  mapME :: "('a \Rightarrow ('s,'e+'b) nondet_monad) \Rightarrow 'a list \Rightarrow
                 ('s,'e+'b list) nondet_monad"
where
  "mapME f xs \equiv sequenceE (map f xs)"
Filtering a list using a monadic function as predicate:
primrec
  filterM :: "('a \Rightarrow ('s, bool) nondet_monad) \Rightarrow 'a list \Rightarrow ('s, 'a list) nondet_monad"
  "filterM P []
                           = return []"
| "filterM P (x # xs) = do
      b <- P x;
      ys <- filterM P xs;
      return (if b then (x # ys) else ys)
```

## 2.5 Catching and Handling Exceptions

Turning an exception monad into a normal state monad by catching and handling any potential exceptions:

```
definition
```

```
catch :: "('s, 'e + 'a) nondet_monad \Rightarrow ('e \Rightarrow ('s, 'a) nondet_monad) \Rightarrow ('s, 'a) nondet_monad" (infix "<catch>" 10) where "f <catch> handler \equiv do x \leftarrow f;
```

```
case x of  \begin{array}{c} \text{Inr } b \Rightarrow \text{return } b \\ \mid \text{Inl } e \Rightarrow \text{handler } e \\ \text{od} \end{array}
```

Handling exceptions, but staying in the exception monad. The handler may throw a type of exceptions different from the left side.

#### definition

A type restriction of the above that is used more commonly in practice: the exception handle (potentially) throws exception of the same type as the left hand side.

#### definition

Handling exceptions, and additionally providing a continuation if the left hand side throws no exception:

#### definition

```
\begin{array}{c} \text{handle\_elseE} :: \text{ "('s, 'e+ 'a) nondet\_monad} \Rightarrow \\ & \text{ ('e} \Rightarrow \text{ ('s, 'ee + 'b) nondet\_monad)} \Rightarrow \\ & \text{ ('a} \Rightarrow \text{ ('s, 'ee + 'b) nondet\_monad)} \Rightarrow \\ & \text{ ('s, 'ee + 'b) nondet\_monad"} \\ \\ \text{("\_ <handle> \_ <else> \_" 10)} \\ \text{where} \\ \text{"f <handle> handler <else> continue} \equiv \\ \text{do } v \leftarrow \text{f;} \\ \text{case } v \text{ of Inl } e \Rightarrow \text{handler } e \\ & \text{ | Inr } v' \Rightarrow \text{ continue } v' \\ \text{od"} \\ \end{array}
```

## 2.6 Hoare Logic

#### 2.6.1 Validity

This section defines a Hoare logic for partial correctnes for the nondeterministic state monad as well as the exception monad. The logic talks only about the behaviour part of the monad and ignores the failure flag.

The logic is defined semantically, rules work directly on the validity predicate.

In the nondeterministic state monad, validity is a tripe of precondition, monad, and postcondition. The precondition is a function from state to bool (a state predicate), the postcondition is a function from return value to state to bool. A triple is valid if for all states that satisfy the precondition, all

result values and result states that are returned by the monad satisfy the postcondition. Note that if the computation returns the empty set, the triple is trivially valid. This means assert P does not require us to prove that P holds, but rather allows us to assume P! Proving non-failure is done via separate predicate and calculus (see below).

#### definition

Validity for the exception monad is similar and build on the standard validity above. Instead of one postcondition, we have two: one for normal and one for exceptional results.

#### definition

```
\label{eq:validE:} \begin{tabular}{ll} validE:: "('s <math display="inline">\Rightarrow bool) \Rightarrow ('s, 'a + 'b) \ nondet\_monad \Rightarrow \\ & ('b \Rightarrow 's \Rightarrow bool) \Rightarrow \\ & ('a \Rightarrow 's \Rightarrow bool) \Rightarrow bool" \\ ("\{\_\}/\_/(\{\_\},/\{\_\})") \\ \begin{tabular}{ll} where \\ & "\{P\} \ f \ \{Q\}, \{E\} \equiv \{P\} \ f \ \{ \ \lambda v \ s. \ case \ v \ of \ Inr \ r \Rightarrow Q \ r \ s \ | \ Inl \ e \Rightarrow E \ e \ s \ \}" \\ \end{tabular}
```

The following two instantiations are convenient to separate reasoning for exceptional and normal case.

#### definition

```
\label{eq:valide_R} \begin{tabular}{ll} validE_R :: "('s <math>\Rightarrow bool) \Rightarrow ('s, 'e + 'a) \ nondet\_monad \Rightarrow \\ & ('a \Rightarrow 's \Rightarrow bool) \Rightarrow bool" \\ & ("\{\_\}/\_\_/\{\_\}, -") \\ \begin{tabular}{ll} where \\ & "\{P\} \ f \ \{Q\}, - \equiv validE \ P \ f \ Q \ (\lambda x \ y. \ True)" \\ \end{tabular}
```

Abbreviations for trivial preconditions:

```
abbreviation(input)
```

```
top :: "'a \Rightarrow bool" ("\top") where "\top \equiv \lambda_-. True"
```

#### abbreviation(input)

```
bottom :: "'a \Rightarrow bool" ("\bot") where "\bot \equiv \lambda_-. False"
```

Abbreviations for trivial postconditions (taking two arguments):

```
abbreviation(input)
```

```
toptop :: "'a \Rightarrow 'b \Rightarrow bool" ("\top\top") where

"\top\top \equiv \lambda_- _. True"

abbreviation(input)

botbot :: "'a \Rightarrow 'b \Rightarrow bool" ("\bot\bot")
where

"\bot\bot \equiv \lambda_- _. False"
```

Lifting  $\wedge$  and  $\vee$  over two arguments. Lifting  $\wedge$  and  $\vee$  over one argument is already defined (written and and or).

#### definition

```
bipred_conj :: "('a \Rightarrow 'b \Rightarrow bool) \Rightarrow ('a \Rightarrow 'b \Rightarrow bool) \Rightarrow ('a \Rightarrow 'b \Rightarrow bool)" (infixl "And" 96)
where
"bipred_conj P Q \equiv \lambda x y. P x y \wedge Q x y"

definition
bipred_disj :: "('a \Rightarrow 'b \Rightarrow bool) \Rightarrow ('a \Rightarrow 'b \Rightarrow bool) \Rightarrow ('a \Rightarrow 'b \Rightarrow bool)" (infixl "Or" 91)
where
"bipred_disj P Q \equiv \lambda x y. P x y \vee Q x y"
```

#### 2.6.2 Determinism

A monad of type nondet\_monad is deterministic iff it returns exactly one state and result and does not fail

#### definition

```
det :: "('a,'s) nondet_monad \Rightarrow bool" where
"det f \equiv \foralls. \existsr. f s = ({r},False)"
```

A deterministic nondet\_monad can be turned into normal state monad:

#### definition

```
the_run_state :: "('s,'a) nondet_monad \Rightarrow 's \Rightarrow 'a \times 's" where "the_run_state M \equiv \lambdas. THE s'. fst (M s) = {s'}"
```

#### 2.6.3 Non-Failure

With the failure flag, we can formulate non-failure separately from validity. A monad m does not fail under precondition P, if for no start state in that precondition it sets the failure flag.

#### definition

```
no_fail :: "('s \Rightarrow bool) \Rightarrow ('s,'a) nondet_monad \Rightarrow bool" where
"no_fail P m \equiv \forall s. P s \longrightarrow \neg (snd (m s))"
```

Usual, well-formed monads constructed from the primitives above will have the following property: if they return an empty set of results, they will have the failure flag set.

#### definition

```
empty_fail :: "('s,'a) nondet_monad \Rightarrow bool" where "empty_fail m \equiv \forall s. fst (m s) = {} \longrightarrow snd (m s)"
```

Useful in forcing otherwise unknown executions to have the empty\_fail property.

#### definition

```
\begin{tabular}{ll} mk\_ef :: "('a \Rightarrow bool) \times bool \Rightarrow ('a \Rightarrow bool) \times bool" \\ where \\ "mk\_ef S \equiv (fst S, fst S = {}) \lor snd S)" \\ \end{tabular}
```

 $\mathbf{end}$ 

# 3 Machine Word Setup

theory WordSetup imports Lib begin

This theory defines the standard platform-specific word size and alignment.

```
definition
  word_bits :: nat where
  "word_bits \equiv len_of TYPE(word_length32)"

definition
  word_size :: "'a::number" where
  "word_size \equiv 4"

lemma word_bits_conv:
  "word_bits = 32"

lemma word_bits_word_size_conv:
  "word_bits = word_size * 8"

definition
  is_aligned :: "word32 \Rightarrow nat \Rightarrow bool" where
  "is_aligned ptr n \equiv 2^n dvd unat ptr"

definition
  ptr_add :: "word32 \Rightarrow nat \Rightarrow word32" where
  "ptr_add ptr n \equiv ptr + of_nat n"
```

end

## 4 Platform Definitions

```
theory Platform
imports Lib
begin
```

This theory lists platform specific types and basic constants, in particular the types of interrupts and physical addresses, constants for the kernel location, the offsets between physical and virtual kernel addresses, as well as the range of IRQs on the platform.

```
types irq = word8
types paddr = word32
definition
 pageColourBits :: nat where
  "pageColourBits \equiv 2"
definition
  kernelBase_addr :: word32 where
  "kernelBase_addr \equiv 0xf0000000"
definition
  physBase :: word32 \ where
  "physBase \equiv 0x80000000"
definition
  physMappingOffset :: word32 where
  "physMappingOffset \equiv kernelBase_addr - physBase"
definition
  ptrFromPAddr :: "paddr \Rightarrow word32" where
  "ptrFromPAddr paddr = paddr + physMappingOffset"
definition
  addrFromPPtr :: "word32 \Rightarrow paddr" where
  \verb"addrFromPPtr pptr \equiv pptr - physMappingOffset"
definition
 minIRQ :: "irq" where
  "minIRQ \equiv 0"
definition
 maxIRQ :: "irq" where
  "maxIRQ \equiv 63"
end
```

# **5 ARM Machine Types**

```
theory ARMMachineTypes
imports Lib Platform NonDetMonad
```

An implementation of the machine's types, defining register set and some observable machine state.

# 5.1 Types

begin

```
datatype register =
    RO
  | R1
  | R2
  | R3
  | R4
  | R5
  | R6
  | R7
  | R8
  | R9
  | SL
  | FP
  | IP
  | SP
  | LR
  | LR_svc
  | FaultInstruction
  | CPSR
{f types} machine_word = "word32"
consts
initContext :: "(register * machine_word) list"
{\tt sanitiseRegister} \ :: \ "register \ \Rightarrow \ {\tt machine\_word} \ \Rightarrow \ {\tt machine\_word}"
definition
"capRegister \equiv R0"
definition
"msgInfoRegister \equiv R1"
"msgRegisters \equiv [R2 .e. R5]"
definition
"badgeRegister \equiv R0"
definition
```

## 5.2 Machine State

Most of the machine state is left underspecified at this level. We know it exists, we will declare some interface functions, but at this level we do not have access to how this state is transformed or what effect it has on the machine.

```
typedecl machine_state_rest
```

The full machine state is the state observable by the kernel plus the underspecified rest above. The observable parts are the interrupt controller (which IRQs are masked) and the memory of the machine. The latter is shadow state: kernel memory is kept in a separate, more abstract datatype; user memory is reflected down to the underlying memory of the machine.

```
record
```

```
machine_state =
irq_masks :: "irq ⇒ bool"
underlying_memory :: "word32 ⇒ word8"
machine_state_rest :: machine_state_rest
```

The machine monad is used for operations on the state defined above.

```
types 'a machine_monad = "(machine_state, 'a) nondet_monad"
```

```
translations (type)
```

```
"'c machine_monad" <= (type) "(machine_state, 'c) nondet_monad"
```

After kernel initialisation all IRQs are masked.

## definition

```
"init_irq_masks \equiv \lambda_-. True"
```

We leave the initial contents user-visible memory open.

#### definition

```
init_underlying_memory :: "word32 ⇒ word8"
where
"init_underlying_memory ≡ arbitrary"
```

We also leave open the underspecified rest of the machine state in the initial state.

#### definition

 $\quad \text{end} \quad$ 

# **6 ARM Machine Instantiation**

theory ARM\_Machine\_A imports WordSetup NonDetMonad "../machine/ARMMachineTypes" begin

The specification is written with abstract type names for object references, user pointers, word-based data, cap references, and so on. This theory provides an instantiation of these names to concrete types for the ARM architecture. Other architectures may have slightly different instantations.

With the definitions above, most conversions between abstract type names boil down to just the identity function, some convert from word to nat and others between different word sizes using ucast.

```
definition
```

```
oref_to_data :: "obj_ref \Rightarrow data" where
   "oref_to_data \equiv id"
definition
   \texttt{data\_to\_oref} \quad :: \texttt{"data} \Rightarrow \texttt{obj\_ref"} \ \mathbf{where}
   "data\_to\_oref \equiv id"
   {\tt vref\_to\_data} \quad :: \; {\tt "vspace\_ref} \; \Rightarrow \; {\tt data"} \; \; {\bf where}
   "vref_to_data \equiv id"
definition
   data_to_vref :: "data ⇒ vspace_ref" where
   \texttt{"data\_to\_vref} \; \equiv \; \texttt{id"}
definition
  {\tt nat\_to\_len} \qquad :: \; {\tt "nat} \, \Rightarrow \, {\tt length\_type"} \; \, {\tt where} \\
   "nat_to_len \equiv of_nat"
definition
   data_to_nat :: "data ⇒ nat" where
   \texttt{"data\_to\_nat} \ \equiv \ \mathtt{unat"}
definition
   data_to_16 :: "data \Rightarrow 16 word" where
   "data_to_16 \equiv ucast"
   data_to_cptr :: "data \Rightarrow cap_ref" where
   "data_to_cptr \equiv to_bl"
   data_offset_to_nat :: "data_offset \Rightarrow nat" where
   "data_offset_to_nat \equiv unat"
```

#### definition

```
combine_aep_badges :: "data \Rightarrow data \Rightarrow data" where "combine_aep_badges \equiv bitOR"
```

#### definition

```
\begin{tabular}{ll} combine\_aep\_msgs :: "data $\Rightarrow$ data $\Rightarrow$ data" where \\ "combine\_aep\_msgs $\equiv$ bitOR" \\ \end{tabular}
```

These definitions will be unfolded automatically in proofs.

```
lemmas data_convs [simp] =
  oref_to_data_def data_to_oref_def vref_to_data_def data_to_vref_def
  nat_to_len_def data_to_nat_def data_to_16_def data_to_cptr_def
  data_offset_to_nat_def
```

The following definitions provide architecture dependent sizes such as the standard page size and capability size of the underlying machine.

## definition

```
page_bits :: nat where
"page_bits = 12"

definition
    slot_bits :: nat where
```

"slot\_bits  $\equiv$  4"

 $\mathbf{end}$ 

# 7 Machine Accessor Functions

theory MiscMachine\_A imports ARM\_Machine\_A begin

Miscellaneous definitions of constants used in modelling machine operations.

```
{\tt nat\_to\_cref} \; :: \; {\tt "nat} \; \Rightarrow \; {\tt nat} \; \Rightarrow \; {\tt cap\_ref"} \; \; {\tt where} \; \;
  "nat_to_cref ln n \equiv drop (word_bits - ln)
                                      (to_bl (of_nat n :: machine_word))"
types user_context = "register ⇒ data"
types 'a user_monad = "(user_context, 'a) nondet_monad"
definition
 \verb|"msg_info_register| \equiv \verb|msgInfoRegister|"|
definition
 \verb"msg_registers" \equiv \verb"msgRegisters"
definition
 \verb"cap_register" \equiv \verb"capRegister"
definition
 "badge_register \equiv badgeRegister"
definition
 "frame_registers \equiv frameRegisters"
definition
 "gp_registers \equiv gpRegisters"
definition
 \verb"exception_message \equiv \verb"exceptionMessage"
definition
 \verb"syscall_message \equiv \verb"syscallMessage"
definition
  new_context :: "user_context" where
  "new_context \equiv (\lambdar. 0) (CPSR := 0x10)"
definition
  {\tt get\_register} \ :: \ {\tt "register} \ \Rightarrow \ {\tt data} \ {\tt user\_monad"} \ {\tt where}
  "get_register r \equiv gets (\lambdauc. uc r)"
definition
  \mathtt{set\_registers} \ :: \ \texttt{"(register} \ \Rightarrow \ \mathtt{data)} \ \Rightarrow \ \mathtt{unit} \ \mathtt{user\_monad"} \ \mathbf{where}
  \verb"set_registers \equiv \verb"put"
  set\_register :: "register <math>\Rightarrow data \Rightarrow unit user\_monad" where
  "set_register r v \equiv modify (\lambdauc. uc (r := v))"
```

end

# 8 Error and Fault Messages

theory ExceptionTypes\_A imports MiscMachine\_A begin

There are two types of exceptions that can occur in the kernel: faults and errors. Faults are reported to the user's fault handler. Errors are reported to the user directly.

Capability lookup failures can be be either fault or error, depending on context.

```
datatype lookup_failure
     = InvalidRoot
     | MissingCapability nat
     | DepthMismatch nat nat
     | GuardMismatch nat "bool list"
datatype fault
         = CapFault "bool list" bool lookup_failure
         | VMFault data "data list"
         | UnknownSyscallException data
         | UserException data data
datatype syscall_error
         = InvalidArgument nat
         | InvalidCapability nat
         | IllegalOperation
         | RangeError data data
         | AlignmentError
         | FailedLookup bool lookup_failure
         | TruncatedMessage
         | DeleteFirst
         | RevokeFirst
```

Preemption in the system is caused by the arrival of hardware interrupts which are tagged with their hardware IRQ.

```
datatype interrupt = Interrupted irq
```

Create a message from a system call failure to be returned to the thread attempting the operation that failed.

## primrec

# $8\ {\it Error}\ {\it and}\ {\it Fault}\ {\it Messages}$

 $\quad \text{end} \quad$ 

# 9 Access Rights

```
theory PreStructures_A
imports Main
begin
The possible access control rights that exist in the system. Note that some rights are synonyms for
{\bf datatype \ rights = AllowRead \ | \ AllowWrite \ | \ AllowGrant}
definition
  "AllowSend \equiv AllowWrite"
definition
  \texttt{"AllowRecv} \equiv \texttt{AllowRead"}
definition
  "CanModify \equiv AllowWrite"
Cap rights are just a set of access rights
types cap_rights = "rights set"
The set of all rights:
definition
  all_rights :: cap_rights
 \verb"all_rights \equiv \verb"UNIV""
\quad \text{end} \quad
```

# 10 ARM-Specific Data Types

```
theory ARM_Structs_A imports ExceptionTypes_A PreStructures_A begin
```

This theory provides architecture-specific definitions and datatypes including architecture-specific capabilities and objects, along with those for virtual memory support.

# 10.1 Architecture-specific virtual memory

```
An ASID is simply a word.

types asid = "word32"
```

The various page sizes supported by the ARM kernel, along with their corresponding sizes and the page access rights.

```
datatype vm_pgsz =
   ArmSmallPage
 | ArmLargePage
 | ArmSection
 | ArmSuperSection
primrec
 page_bits_for_size :: "vm_pgsz ⇒ nat"
where
  "page_bits_for_size ArmSmallPage = 12"
| "page_bits_for_size ArmLargePage = 16"
| "page_bits_for_size ArmSection
| "page_bits_for_size ArmSuperSection = 24"
types vm_rights = cap_rights
definition
 vm_kernel_only :: vm_rights where
  "vm_kernel_only \equiv {}"
definition
  vm_read_only :: vm_rights where
  "vm_read_only \equiv {AllowRead}"
definition
  vm_read_write :: vm_rights where
  "vm_read_write \equiv {AllowRead, AllowWrite}"
datatype vm_attribute = ParityEnabled | PageCacheable | Global
types vm_attributes = "vm_attribute set"
```

# 10.2 Architecture-specific capabilities

The ARM kernel supports capabilities for ASID pools and an ASID controller capability, along with capabilities for page directories, page tables, and page mappings.

```
datatype arch_cap =
   ASIDPoolCap obj_ref asid
 | ASIDControlCap
 | PageCap obj_ref cap_rights vm_pgsz "(asid * vspace_ref) option"
 | PageTableCap obj_ref "(asid * vspace_ref) option"
 | PageDirectoryCap obj_ref "asid option"
definition
  is_page_cap :: "arch_cap \Rightarrow bool" where
  "is_page_cap c \equiv \exists x0 x1 x2 x3. c = PageCap x0 x1 x2 x3"
definition
  asid_high_bits :: nat where
  "asid_high_bits \equiv 8"
definition
  asid_low_bits :: nat where
  "asid_low_bits \equiv 10 :: nat"
definition
  asid_bits :: nat where
  "asid_bits \equiv 18 :: nat"
```

# 10.3 Architecture-specific objects

This section gives the types and auxiliary definitions for the architecture-specific objects: a page directory entry (pde) contains either an invalid entry, a page table reference, a section reference, or a super-section reference; a page table entry contains either an invalid entry, a large page, or a small page mapping; finally, an architecture-specific object is either an ASID pool, a page table, a page directory, or a data page used to model user memory.

```
datatype pde =
   InvalidPDE
 | PageTablePDE obj_ref vm_attributes machine_word
 | SectionPDE obj_ref vm_attributes machine_word cap_rights
 | SuperSectionPDE obj_ref vm_attributes cap_rights
datatype pte =
   InvalidPTE
 | LargePagePTE obj_ref vm_attributes cap_rights
 | SmallPagePTE obj_ref vm_attributes cap_rights
datatype arch_kernel_obj =
   ASIDPool "10 word → obj_ref"
 | PageTable "word8 ⇒ pte"
 | PageDirectory "12 word ⇒ pde"
 | DataPage vm_pgsz
primrec
  arch_obj_size :: "arch_cap \Rightarrow nat"
where
  "arch_obj_size (ASIDPoolCap p as) = page_bits"
| "arch_obj_size ASIDControlCap = 0"
| "arch_obj_size (PageCap x rs sz as4) = page_bits_for_size sz"
| "arch_obj_size (PageDirectoryCap x as2) = 14"
| "arch_obj_size (PageTableCap x as3) = 10"
primrec
  arch_kobj_size :: "arch_kernel_obj \Rightarrow nat"
```

```
"arch_kobj_size (ASIDPool p) = page_bits"
| "arch_kobj_size (PageTable pte) = 10"
| "arch_kobj_size (PageDirectory pde) = 14"
| "arch_kobj_size (DataPage sz) = page_bits_for_size sz"
primrec
  aobj_ref :: "arch_cap → obj_ref"
  "aobj_ref (ASIDPoolCap p as) = Some p"
| "aobj_ref ASIDControlCap = None"
| "aobj_ref (PageCap x rs sz as4) = Some x"
| "aobj_ref (PageDirectoryCap x as2) = Some x"
| "aobj_ref (PageTableCap x as3) = Some x"
primrec
  acap_rights :: "arch_cap ⇒ cap_rights"
where
 "acap_rights (PageCap x rs sz as) = rs"
definition
  acap\_rights\_update :: "cap\_rights \Rightarrow arch\_cap \Rightarrow arch\_cap" where
 "acap_rights_update rs ac \equiv case ac of
    PageCap x rs'sz as \Rightarrow PageCap x rs sz as
                         ⇒ ac"
10.4 Architecture-specific object types and default objects
datatype
  aobject_type =
    SmallPageObj
  | LargePageObj
  | SectionObj
  | SuperSectionObj
  | PageTableObj
  | PageDirectoryObj
  | ASIDPoolObj
definition
  arch\_default\_cap :: "aobject\_type \Rightarrow obj\_ref \Rightarrow nat \Rightarrow arch\_cap" where
 "arch_default_cap tp r n \equiv case tp of
  SmallPageObj ⇒ PageCap r {AllowRead, AllowWrite} ArmSmallPage None
  | LargePageObj ⇒ PageCap r {AllowRead, AllowWrite} ArmLargePage None
  | SectionObj \Rightarrow PageCap r {AllowRead, AllowWrite} ArmSection None
  | SuperSectionObj \Rightarrow PageCap r {AllowRead, AllowWrite} ArmSuperSection None
  | PageTableObj \Rightarrow PageTableCap r None
  | PageDirectoryObj \Rightarrow PageDirectoryCap r None
  | ASIDPoolObj \Rightarrow ASIDPoolCap r 0"
definition
  default_arch_object :: "aobject_type \Rightarrow nat \Rightarrow arch_kernel_obj" where
 "default_arch_object tp n \equiv case tp of
    SmallPageObj \Rightarrow DataPage ArmSmallPage
  | LargePageObj ⇒ DataPage ArmLargePage
  | SectionObj ⇒ DataPage ArmSection
  | SuperSectionObj \Rightarrow DataPage ArmSuperSection
```

| PageTableObj  $\Rightarrow$  PageTable ( $\lambda$ x. InvalidPTE)

where

```
| PageDirectoryObj ⇒ PageDirectory (λx. InvalidPDE)
| ASIDPoolObj ⇒ ASIDPool (λ_. None)"

types hw_asid = word8

datatype arm_vspace_region_use
= ArmVSpaceUserRegion
| ArmVSpaceInvalidRegion
| ArmVSpaceKernelWindow
| ArmVSpaceDeviceWindow

types arm_vspace_region_uses = "vspace_ref ⇒ arm_vspace_region_use"
```

# 10.5 Architecture-specific state

The architecture-specific state for the ARM model consists of a reference to the globals page (arm\_globals\_frame), the first level of the ASID table (arm\_asid\_table), a map from hardware ASIDs to seL4 ASIDs (arm\_hwasid\_table), the next hardware ASID to preempt (arm\_next\_asid), the inverse map from seL4 ASIDs to hardware ASIDs (arm\_asid\_map), and the address of the page directory and page tables mapping the shared address space, along with a description of this space (arm\_global\_pd, arm\_global\_pts, and arm\_kernel\_vspace respectively).

```
record arch_state =
 arm_globals_frame :: obj_ref
 arm_asid_table :: "word8 → obj_ref"
 arm_hwasid_table :: "hw_asid \to asid"
 arm_next_asid
                  :: hw_asid
                   :: "asid → (hw_asid × obj_ref)"
 arm_asid_map
                  :: obj_ref
 arm_global_pd
  arm_global_pts :: "obj_ref list"
 arm_kernel_vspace :: arm_vspace_region_uses
definition
 pd_bits :: "nat" where
  "pd_bits \equiv page_bits + 2"
definition
 pt_bits :: "nat" where
  "pt_bits \equiv page_bits - 2"
end
```

# 11 Machine Types

 ${\bf theory}\ {\tt Machine Types}$ 

 ${\bf imports} \ {\tt ARMMachineTypes}$ 

begin

We select ARM based machine types by importing them above.

end

# 12 Machine Operations

theory MachineOps imports NonDetMonad MachineTypes begin

# 12.1 Wrapping and Lifting Machine Operations

Most of the machine operations below work on the underspecified part of the machine state machine\_state\_rest and cannot fail. We could express the latter by type (leaving out the failure flag), but if we later wanted to implement them we'd have to set up a new hoare logic framework for that type. So instead, we provide a wrapper for these operations that explicitly ignores the fail flag and sets it to False. Similarly, these operations never return an empty set of follow-on states, which would require the operation to fail. So we explicitly make this (non-existing) case a null operation.

All this is done only to avoid a large number of axioms (2 for each operation).

```
ignore_failure :: "('s,unit) nondet_monad ⇒ ('s,unit) nondet_monad"
  where
  "ignore_failure f \equiv
  \lambda s. if fst (f s) = {} then ({((),s)},False) else (fst (f s), False)"
The wrapper doesn't do anything for usual operations:
lemma failure_consistent:
  "\llbracket empty_fail f; no_fail \intercal f \rrbracket \Longrightarrow ignore_failure f = f"
And it has the desired properties
lemma ef_ignore_failure [simp]:
  "empty_fail (ignore_failure f)"
lemma no_fail_ignore_failure [simp, intro!]:
  "no_fail ⊤ (ignore_failure f)"
types 'a machine_rest_monad = "(machine_state_rest, 'a) nondet_monad"
definition
 machine\_rest\_lift :: "'a machine\_rest\_monad \Rightarrow 'a machine\_monad"
where
  "machine_rest_lift f \equiv do
    mr \leftarrow gets machine\_state\_rest;
    (r, mr') ← select_f (f mr);
    modify (\lambdas. s (| machine_state_rest := mr' |);
    return r
  od"
lemma ef_machine_rest_lift [simp, intro!]:
  "empty_fail f \improx empty_fail (machine_rest_lift f)"
lemma no_fail_machine_state_rest [intro!]:
```

```
lemma no_fail_machine_state_rest_T [simp, intro!]:
  "no_fail \top f \Longrightarrow no_fail \top (machine_rest_lift f)"
definition
  "machine_op_lift \equiv machine_rest_lift o ignore_failure"
12.2 The Operations
 memory_regions :: "(word32 × nat) list"
definition
  getMemoryRegions :: "(paddr * nat) list machine_monad"
  where "getMemoryRegions \equiv return memory_regions"
consts
  getDeviceRegions_impl :: "unit machine_rest_monad"
  getDeviceRegions\_val :: "machine\_state <math>\Rightarrow (paddr * nat * nat) list"
definition
  getDeviceRegions :: "(paddr * nat * nat) list machine_monad"
where
  \texttt{"getDeviceRegions} \, \equiv \, \texttt{do}
    machine_op_lift getDeviceRegions_impl;
    gets getDeviceRegions_val
  od"
consts
  getKernelDevices_impl :: "unit machine_rest_monad"
  getKernelDevices_val :: "machine_state \Rightarrow (paddr * machine_word * nat) list"
definition
  getKernelDevices :: "(paddr * machine_word * nat) list machine_monad"
where
  \verb"getKernelDevices \equiv \verb"do"
    machine_op_lift getKernelDevices_impl;
    gets getKernelDevices_val
  od"
definition
  loadWord :: "machine_word ⇒ machine_word machine_monad"
  where "loadWord p \equiv do m \leftarrow gets underlying_memory;
                           assert (p && mask 2 = 0);
                           return (word_rcat [m (p + 3), m (p + 2), m (p + 1), m p])
                        od"
definition
  storeWord :: "machine_word \Rightarrow machine_word \Rightarrow unit machine_monad"
  where "storeWord p w \equiv do
                              assert (p && mask 2 = 0);
                              modify (underlying_memory_update (\lambdam.
                                         m(p := word_rsplit w ! 3,
                                           p + 1 := word_rsplit w ! 2,
                                            p + 2 := word_rsplit w ! 1,
```

"no\_fail P f \iff no\_fail (P o machine\_state\_rest) (machine\_rest\_lift f)"

```
p + 3 := word_rsplit w ! 0)))
                             od"
lemma loadWord_storeWord_is_return:
  "p && mask 2 = 0 \Longrightarrow (do w \leftarrow loadWord p; storeWord p w od) = return ()"
This is a simulator performance instruction only
  \verb|storeWordVM| :: "machine_word| \Rightarrow \verb|machine_word| \Rightarrow \verb|unit| machine_monad||
  where "storeWordVM w p \equiv return ()"
  configureTimer_impl :: "unit machine_rest_monad"
  configureTimer\_val :: "machine\_state <math>\Rightarrow irq"
definition
  configureTimer :: "irq machine_monad"
where
  "configureTimer \equiv do
    machine_op_lift configureTimer_impl;
    gets configureTimer_val
  od"
consts
  resetTimer_impl :: "unit machine_rest_monad"
definition
  resetTimer :: "unit machine_monad"
where "resetTimer \equiv machine_op_lift resetTimer_impl"
consts
  setCurrentPD_impl :: "paddr \Rightarrow unit machine_rest_monad"
definition
  \verb|setCurrentPD| :: "paddr <math>\Rightarrow \verb|unit machine_monad"|
where "setCurrentPD pd \equiv machine_op_lift (setCurrentPD_impl pd)"
consts
  \tt setHardwareASID\_impl :: "hardware\_asid \Rightarrow unit machine\_rest\_monad"
definition
  setHardwareASID:: "hardware_asid \Rightarrow unit machine_monad"
where "setHardwareASID a \equiv machine_op_lift (setHardwareASID_impl a)"
consts
  invalidateTLB_impl :: "unit machine_rest_monad"
definition
  invalidateTLB :: "unit machine_monad"
where "invalidateTLB \equiv machine_op_lift invalidateTLB_impl"
consts
  invalidateHWASID\_impl :: "hardware\_asid <math>\Rightarrow unit machine\_rest\_monad"
  invalidateHWASID :: "hardware_asid <math>\Rightarrow unit machine_monad"
where "invalidateHWASID a \equiv machine_op_lift (invalidateHWASID_impl a)"
```

consts

```
invalidateMVA_impl :: "machine_word \Rightarrow unit machine_rest_monad"
definition
  {\tt invalidateMVA} \ :: \ {\tt "machine\_word} \ \Rightarrow \ {\tt unit} \ {\tt machine\_monad"}
where "invalidateMVA w \equiv machine_op_lift (invalidateMVA_impl w)"
  {\tt cleanCacheMVA\_impl :: "machine\_word \Rightarrow unit machine\_rest\_monad"}
definition
  {\tt cleanCacheMVA} \ :: \ {\tt "machine\_word} \ \Rightarrow \ {\tt unit \ machine\_monad"}
where "cleanCacheMVA w = machine_op_lift (cleanCacheMVA_impl w)"
  \verb|cleanCacheRange_impl|:: "machine_word \Rightarrow \verb|machine_word| \Rightarrow \verb|unit machine_rest_monad||
definition
  \texttt{cleanCacheRange} \; : \; \texttt{"machine\_word} \; \Rightarrow \; \texttt{machine\_word} \; \Rightarrow \; \texttt{unit machine\_monad"}
where "cleanCacheRange w1 w2 \equiv machine_op_lift (cleanCacheRange_impl w1 w2)"
consts
  cleanCache_impl :: "unit machine_rest_monad"
definition
  cleanCache :: "unit machine_monad"
where "cleanCache = machine_op_lift cleanCache_impl"
  invalidateCacheRange\_impl :: "machine\_word <math>\Rightarrow machine\_word \Rightarrow unit machine\_rest\_monad"
definition
  \verb|invalidateCacheRange| :: \verb|"machine_word| \Rightarrow \verb|machine_word| \Rightarrow \verb|unit machine_monad||
where "invalidateCacheRange w1 w2 \equiv machine_op_lift (invalidateCacheRange_impl w1 w2)"
consts
  IFSR_val :: "machine_state ⇒ machine_word"
  {\tt DFSR\_val} \ :: \ {\tt "machine\_state} \ \Rightarrow \ {\tt machine\_word"}
  FAR_val :: "machine_state \Rightarrow machine_word"
definition
  getIFSR :: "machine_word machine_monad"
  where "getIFSR \equiv gets IFSR_val"
  getDFSR :: "machine_word machine_monad"
  where "getDFSR \equiv gets DFSR_val"
definition
  getFAR :: "machine_word machine_monad"
  where "getFAR \equiv gets FAR_val"
definition
  debugPrint :: "unit list ⇒ unit machine_monad"
  debugPrint_def[simp]:
 "debugPrint \equiv \lambdamessage. return ()"

    Interrupt controller operations

getActiveIRQ is fully nonderministic. It might return a different or no irq each time.
```

definition

```
getActiveIRQ :: "(irq option) machine_monad"
where
  "getActiveIRQ \equiv do
    is_masked \( \text{gets $ irq_masks;} \)
    active_irqs ← return {irq. ¬is_masked irq ∧ irq ≠ 0xFF};
    if active_irqs = {}
    then return None
    else return None OR select (Some 'active_irqs)
  od"
definition
  maskInterrupt :: "bool <math>\Rightarrow irq \Rightarrow unit machine\_monad"
  "maskInterrupt m irq \equiv
  modify (\lambdas. s (| irq_masks := (irq_masks s) (irq := m) |)"
Does nothing on imx31
definition
  {\tt ackInterrupt} \ :: \ "irq \ \Rightarrow \ unit \ {\tt machine\_monad"}
  "ackInterrupt \equiv \lambdairq. return ()"
12.3 User Monad
types user\_context = "register \Rightarrow machine\_word"
types 'a user_monad = "(user_context, 'a) nondet_monad"
translations (type)
  "'a user_monad" <= (type) "(register \Rightarrow machine_word, 'a) nondet_monad"
definition
  {\tt getRegister} \ :: \ {\tt "register} \ \Rightarrow \ {\tt machine\_word} \ {\tt user\_monad"}
where
  "getRegister r \equiv gets (\lambdauc. uc r)"
definition
  setRegister :: "register \Rightarrow machine_word \Rightarrow unit user_monad"
  "setRegister r v \equiv modify (\lambdauc. uc (r := v))"
definition
  "getRestartPC \equiv getRegister FaultInstruction"
  \texttt{"setNextPC} \equiv \texttt{setRegister} \ \texttt{LR\_svc"}
```

end

# 13 Basic Data Structures

```
theory Structures_A
imports ARM_Structs_A "../machine/MachineOps"
begin
```

User mode can request these objects to be created by retype:

```
datatype apiobject_type =
    Untyped
    TCBObject
    EndpointObject
    AsyncEndpointObject
    CapTableObject
    ArchObject aobject_type
```

These allow more informative type signatures for IPC operations.

```
types badge = data
types msg_label = data
types message = data
```

This type models referees to capability slots. The first element of the tuple points to the object the capability is contained in. The second element is the index of the slot inside a slot-containing object. The default slot-containing object is a cnode, thus the name <code>cnode\_index</code>.

```
types cnode_index = "bool list"
types cslot_ptr = "obj_ref × cnode_index"
```

Capabilities. Capabilities represent explicit authority to perform some action and are required for all system calls. Capabilities to Endpoint, AsyncEndpoint, Thread and CNode objects allow manipulation of standard kernel objects. Untyped capabilities allow the creation and removal of kernel objects from a memory region. Reply capabilities allow sending a one-off message to a thread waiting for a reply. IRQHandler and IRQControl caps allow a user to configure the way interrupts on one or all IRQs are handled. Capabilities to architecture-specific facilities are provided through the arch\_cap type. Null capabilities are the contents of empty capability slots; they confer no authority and can be freely replaced. Zombie capabilities are stored when deletion of CNode and Thread objects is partially completed; they confer no authority but cannot be replaced until the deletion is finished.

```
datatype cap
```

The CNode object is an array of capability slots. The domain of the function will always be the set of boolean lists of some specific length. Empty slots contain a Null capability.

```
types cnode\_contents = "cnode\_index \Rightarrow cap option"
```

Various access functions for the cap type are defined for convenience.

```
definition
  the_cnode_cap :: "cap \Rightarrow obj_ref \times nat \times bool list" where
  "the_cnode_cap cap \equiv
  case cap of
    {\tt CNodeCap} oref bits guard \Rightarrow (oref, bits, guard)"
definition
  the_arch_cap :: "cap \Rightarrow arch_cap" where
  "the_arch_cap cap \equiv case cap of ArchObjectCap a \Rightarrow a"
primrec
  cap_ep_badge :: "cap \Rightarrow badge"
where
  "cap_ep_badge (EndpointCap _ badge _) = badge"
| "cap_ep_badge (AsyncEndpointCap _ badge _) = badge"
primrec
  cap_ep_ptr :: "cap ⇒ badge"
where
  "cap_ep_ptr (EndpointCap obj_ref _ _) = obj_ref"
| "cap_ep_ptr (AsyncEndpointCap obj_ref _ _) = obj_ref"
definition
  {\tt bits\_of} \ :: \ "{\tt cap} \ \Rightarrow \ {\tt nat"} \ \ {\tt where}
  "bits_of cap \equiv case cap of
    UntypedCap \_ bits \Rightarrow bits
  | CNodeCap _ radix_bits _ \Rightarrow radix_bits"
definition
  is\_reply\_cap :: "cap \Rightarrow bool" where
  "is_reply_cap cap \equiv case cap of ReplyCap \_ m \Rightarrow \neg m | \_ \Rightarrow False"
definition
  is_master_reply_cap :: "cap <math>\Rightarrow bool" where
  "is_master_reply_cap cap \equiv case cap of ReplyCap \_ m \Rightarrow m \mid \_ \Rightarrow False"
definition
  is_zombie :: "cap \Rightarrow bool" where
  "is_zombie cap \equiv case cap of Zombie \_ \_ \Rightarrow True | \_ \Rightarrow False"
definition
  is\_arch\_cap :: "cap \Rightarrow bool" where
  "is_arch_cap cap \equiv case cap of ArchObjectCap \_\Rightarrow True | \_ \Rightarrow False"
fun is\_cnode\_cap :: "cap <math>\Rightarrow bool"
where
  "is_cnode_cap (CNodeCap _ _ _) = True"
| "is_cnode_cap _
fun is_thread_cap :: "cap ⇒ bool"
  "is_thread_cap (ThreadCap _) = True"
| "is_thread_cap _
                                      = False"
```

 $fun is\_untyped\_cap :: "cap <math>\Rightarrow bool"$ 

```
where
  "is_untyped_cap (UntypedCap _ _) = True"
| "is_untyped_cap _
                                        = False"
fun is_ep_cap :: "cap \Rightarrow bool"
where
  "is_ep_cap (EndpointCap _ _ _) = True"
| "is_ep_cap _
fun is_aep_cap :: "cap ⇒ bool"
where
  "is_aep_cap (AsyncEndpointCap _ _ _) = True"
| "is_aep_cap _
primrec
  cap\_rights :: "cap \Rightarrow cap\_rights"
where
  "cap_rights (EndpointCap _ _ cr) = cr"
| "cap_rights (AsyncEndpointCap _ _ cr) = cr"
| "cap_rights (ArchObjectCap acap) = acap_rights acap"
Various update functions for cap data common to various kinds of cap are defined here.
  {\tt cap\_rights\_update} \ :: \ "{\tt cap\_rights} \ \Rightarrow \ {\tt cap} \ \Rightarrow \ {\tt cap"} \ \ {\tt where}
  "cap_rights_update cr' cap ≡
   case cap of
     {\tt EndpointCap\ oref\ badge\ cr\ \Rightarrow\ EndpointCap\ oref\ badge\ cr'}
   | AsyncEndpointCap oref badge cr \Rightarrow AsyncEndpointCap oref badge cr'
   | ArchObjectCap acap \Rightarrow ArchObjectCap (acap_rights_update cr' acap)
   | \_ \Rightarrow cap"
For implementation reasons not all bits of the badge word can be used.
definition
  badge_bits :: nat where
  "badge_bits \equiv 28"
declare badge_bits_def [simp]
definition
  badge_update :: "badge \Rightarrow cap \Rightarrow cap" where
  "badge_update data cap \equiv
   case cap of
     EndpointCap oref badge cr \Rightarrow EndpointCap oref (data && mask badge_bits) cr
   | AsyncEndpointCap oref badge cr \Rightarrow AsyncEndpointCap oref (data && mask badge_bits) cr
   | \_ \Rightarrow cap"
definition
  mask\_cap :: "cap\_rights \Rightarrow cap \Rightarrow cap" where
  "mask_cap rights cap \equiv cap_rights_update (cap_rights cap \cap rights) cap"
```

# 13.1 Message Info

The message info is the first thing interpreted on a user system call and determines the structure of the message the user thread is sending either to another user or to a system service. It is also passed to user threads receiving a message to indicate the structure of the message they have received. The mi\_length parameter is the number of data words in the body of the message. The mi\_cxtra\_caps parameter is the number of caps to be passed together with the message. The mi\_caps\_unwrapped parameter is a bitmask allowing threads receiving a message to determine how extra capabilities were transferred. The mi\_label parameter is transferred directly from sender to receiver as part of the message.

```
datatype message_info = MI length_type length_type data msg_label
primrec
 mi_label :: "message_info \Rightarrow msg_label"
where
  "mi_label (MI ln exc unw label) = label"
primrec
 mi_length :: "message_info \Rightarrow length_type"
  "mi_length (MI ln exc unw label) = ln"
primrec
 mi_extra_caps :: "message_info \Rightarrow length_type"
where
  "mi_extra_caps (MI ln exc unw label) = exc"
primrec
 mi_caps_unwrapped :: "message_info ⇒ data"
where
 "mi_caps_unwrapped (MI ln exc unw label) = unw"
Message infos are encoded to or decoded from a data word.
primrec
 message_info_to_data :: "message_info \Rightarrow data"
where
  "message_info_to_data (MI ln exc unw mlabel) =
   (let
        extra = exc << 7;
        unwrapped = unw << 9;
        label = mlabel << 12</pre>
    in
       label || extra || unwrapped || ln)"
Hard-coded to avoid recursive imports?
definition
  data_to_message_info :: "data \Rightarrow message_info"
where
  "data_to_message_info w \equiv
   MI (let v = w && ((1 << 7) - 1) in if v > 120 then 120 else v) ((w >> 7) && ((1 << 2) - 1))
      ((w >> 9) \&\& ((1 << 3) - 1)) (w >> 12)"
```

# 13.2 Kernel Objects

Endpoints are synchronous points of communication for threads. At any time an endpoint may contain a queue of threads waiting to send, a queue of threads waiting to receive or be idle. Whenever threads would be waiting to send and receive simultaneously messages are transferred immediately.

```
| RecvEP "obj_ref list"
```

AsyncEndpoints are asynchronous points of communication. Unlike regular endpoints threads may block waiting to receive but not to send. Whenever a thread sends to an async endpoint their message is stored in the endpoint immediately.

Thread Control Blocks are the in-kernel representation of a thread.

Threads which can execute are either in the Running state for normal execution, the Restart state if their last operation has not completed yet or the IdleThreadState for the unique system idle thread. Threads can also be blocked waiting for any of the different kinds of system messages. The Inactive state indicates that the TCB is not currently used by a running thread.

TCBs also contain some special-purpose capability slots. The CTable slot is a capability to a CNode through which the thread accesses capabilities with which to perform system calls. The VTable slot is a capability to a virtual address space (an architecture-specific capability type) in which the thread runs. If the thread has issued a Reply cap to another thread and is awaiting a reply, that cap will have a "master" Reply cap as its parent in the Reply slot. The Caller slot is used to initially store any Reply cap issued to this thread. The IPCFrame slot stores a capability to a memory frame (an architecture-specific capability type) through which messages will be sent and received.

If the thread has encountered a fault and is waiting to send it to its supervisor the fault is stored in tcb\_fault. The user register file is stored in tcb\_context, the pointer to the cap in the IPCFrame slot in tcb\_ipc\_buffer and the identity of the Endpoint cap through which faults are to be sent in tcb\_fault\_handler.

```
record sender_payload =
sender_badge
               :: badge
sender_can_grant :: bool
sender_is_call
                :: bool
datatype thread_state
  = Running
  | Inactive
  | Restart
  | BlockedOnReceive obj_ref bool
  | BlockedOnSend obj_ref sender_payload
  | BlockedOnReply
  | BlockedOnAsyncEvent obj_ref
  | IdleThreadState
record tcb =
tcb_ctable
                   :: cap
tcb_vtable
                   :: cap
tcb_reply
                   :: cap
tcb_caller
                   :: cap
```

```
tcb_fault_handler :: cap_ref
tcb_ipc_buffer :: vspace_ref
tcb_context :: user_context
tcb_fault :: "fault option"
definition
  default_tcb :: tcb where
  "default_tcb ≡ (
      tcb_ctable = NullCap,
      tcb_vtable = NullCap,
      tcb_reply = NullCap,
      tcb_caller = NullCap,
      tcb_ipcframe = NullCap,
      tcb_state
                  = Inactive,
      tcb_fault_handler = to_bl (0::word32),
      tcb_ipc_buffer = 0,
      tcb_context = new_context,
      tcb_fault
                      = None |)"
All kernel objects are CNodes, TCBs, Endpoints, AsyncEndpoints or architecture specific.
datatype kernel_object
         = CNode cnode_contents
         | TCB tcb
          | Endpoint endpoint
          | AsyncEndpoint async_ep
          | ArchObj arch_kernel_obj
Checks whether a cnode's contents are well-formed.
  well\_formed\_cnode\_n :: "nat \Rightarrow cnode\_contents \Rightarrow bool" where
 "well_formed_cnode_n n \equiv \lambdacs. dom cs = {x. length x = n}"
definition
 well\_formed\_cnode :: "cnode\_contents \Rightarrow bool" where
 "well_formed_cnode \equiv \lambda cs. (\exists n. well_formed_cnode_n n cs)"
definition
 cte_level_bits :: nat where
  "cte_level_bits \equiv 4"
primrec
  obj_bits :: "kernel_object ⇒ nat"
where
  "obj_bits (CNode cs) = cte_level_bits +
                              (if well_formed_cnode cs then
                                    THE x. \forall y \in dom cs. length y = x
| "obj_bits (TCB t) = 9"
| "obj_bits (Endpoint ep) = 4"
| "obj_bits (AsyncEndpoint aep) = 4"
| "obj_bits (ArchObj ao) = arch_kobj_size ao"
primrec
  obj_size :: "cap \Rightarrow word32"
```

# "obj\_size NullCap = 0" | "obj\_size (UntypedCap r bits) = 1 << bits" | "obj\_size (EndpointCap r b R) = 1 << obj\_bits (Endpoint arbitrary)" | "obj\_size (AsyncEndpointCap r b R) = 1 << obj\_bits (AsyncEndpoint arbitrary)" | "obj\_size (CNodeCap r bits g) = 1 << (cte\_level\_bits + bits)" | "obj\_size (ThreadCap r) = 1 << obj\_bits (TCB arbitrary)" | "obj\_size (Zombie r zb n) = (case zb of None \( \infty \) 1 << obj\_bits (TCB arbitrary)</pre>

## 13.3 Kernel State

where

The kernel's heap is a partial function containing kernel objects.

| "obj\_size (ArchObjectCap a) = 1 << arch\_obj\_size a"</pre>

```
types kheap = "obj_ref ⇒ kernel_object option"
```

Capabilities are created either by cloning an existing capability or by creating a subordinate capability from it. This results in a capability derivation tree or CDT. The kernel provides a Revoke operation which deletes all capabilities derived from one particular capability. To support this, the kernel stores the CDT explicitly. It is here stored as a tree, a partial mapping from capability slots to parent capability slots.

| Some  $n \Rightarrow 1 \ll (cte_level_bits + n)$ "

```
types cdt = "cslot_ptr \Rightarrow cslot_ptr option"
datatype irq_state =
   IRQInactive
| IRQNotifyAEP
| IRQTimer
```

The kernel state includes a heap, a capability derivation tree (CDT), a bitmap used to determine if a capability is the original capability to that object, a pointer to the current thread, a pointer to the system idle thread, the state of the underlying machine, a pointer to the CNode that holds the async endpoints through which interrupts are delivered, an array recording which interrupts are used for which purpose, and the state of the architecture-specific kernel module.

```
record state =
 kheap
                     :: kheap
  cdt
                     :: cdt
                     :: "cslot_ptr ⇒ bool"
  is_original_cap
 cur_thread
                     :: obj_ref
 idle_thread
                     :: obj_ref
                   :: machine_state
 machine_state
 interrupt_irq_node :: "irq \Rightarrow obj_ref"
 interrupt_states :: "irq \Rightarrow irq_state"
                     :: arch_state
```

This wrapper lifts monadic operations on the underlying machine state to monadic operations on the kernel state.

## definition

```
do_machine_op :: "(machine_state, 'a) nondet_monad ⇒ (state, 'a) nondet_monad"
where
"do_machine_op mop ≡ do
    ms ← gets machine_state;
    (r, ms') ← select_f (mop ms);
    modify (λstate. state ( machine_state := ms' ));
    return r
od"
```

This function generates the cnode indices used when addressing the capability slots within a TCB.

#### definition

```
tcb_cnode_index :: "nat \Rightarrow cnode_index" where "tcb_cnode_index n \equiv to_bl (of_nat n :: 3 word)"
```

Zombie capabilities store the bit size of the CNode cap they were created from or None if they were created from a TCB cap. This function decodes the bit-length of cnode indices into the relevant kernel objects.

#### definition

The first capability slot of the relevant kernel object.

```
primrec
```

```
first_cslot_of :: "cap \Rightarrow cslot_ptr"
where
   "first_cslot_of (ThreadCap oref) = (oref, tcb_cnode_index 0)"
| "first_cslot_of (CNodeCap oref bits g) = (oref, replicate bits False)"
| "first_cslot_of (Zombie oref bits n) = (oref, replicate (zombie_cte_bits bits) False)"
```

The set of all objects referenced by a capability.

#### primrec

```
obj_refs :: "cap ⇒ obj_ref set"
where
   "obj_refs NullCap = {}"
| "obj_refs (ReplyCap r m) = {}"
| "obj_refs IRQControlCap = {}"
| "obj_refs (IRQHandlerCap irq) = {}"
| "obj_refs (UntypedCap r s) = {}"
| "obj_refs (CNodeCap r bits guard) = {r}"
| "obj_refs (EndpointCap r b cr) = {r}"
| "obj_refs (AsyncEndpointCap r b cr) = {r}"
| "obj_refs (ThreadCap r) = {r}"
| "obj_refs (Zombie ptr b n) = {ptr}"
| "obj_refs (ArchObjectCap x) = Option.set (aobj_ref x)"
```

The partial definition below is sometimes easier to work with. It also provides cases for UntypedCap and ReplyCap which are not true object references in the sense of the other caps.

## primrec

```
obj_ref_of :: "cap ⇒ obj_ref"
where
   "obj_ref_of (UntypedCap r s) = r"
| "obj_ref_of (ReplyCap r m) = r"
| "obj_ref_of (CNodeCap r bits guard) = r"
| "obj_ref_of (EndpointCap r b cr) = r"
| "obj_ref_of (AsyncEndpointCap r b cr) = r"
| "obj_ref_of (ThreadCap r) = r"
| "obj_ref_of (Zombie ptr b n) = ptr"
| "obj_ref_of (ArchObjectCap x) = the (aobj_ref x)"
```

The set of all caps contained in a kernel object.

## definition

```
caps_of :: "kernel_object \Rightarrow cap set" where
"caps_of kobj \equiv
case kobj of
    CNode cs \Rightarrow ran cs
    | TCB t \Rightarrow {tcb_vtable t, tcb_ctable t, tcb_caller t, tcb_reply t, tcb_ipcframe t}
    | \_ \Rightarrow {}"
```

 $\mathbf{end}$ 

# 14 Basic Kernel and Exception Monads

theory Exceptions\_A imports Structures\_A begin

This theory contains abbreviations for the monadic types used in the specification and a number of lifting functions between them.

The basic kernel monad without faults, interrupts, or errors.

```
types 'a s_monad = "(state, 'a) nondet_monad"
```

The fault monad: may throw a fault exception which will usually be reported to the current thread's fault handler.

```
types 'a f_monad = "(fault + 'a) s_monad"
```

The error monad: may throw a syscall\_error exception which will usually be reported to the current thread as system call result.

```
types 'a se_monad = "(syscall_error + 'a) s_monad"
```

The lookup failure monad: may throw a lookup\_failure exception. Depending on context it may either be reported directly to the current thread or to its fault handler.

```
types 'a lf_monad = "(lookup_failure + 'a) s_monad"
```

The preemption monad. May throw an interrupt exception.

```
types 'a p_monad = "(interrupt + 'a) s_monad"
```

Printing abbreviations for the above types.

#### translations

```
(type) "'a s_monad" <= (type) "state \Rightarrow (('a \times state) \Rightarrow bool) \times bool" (type) "'a f_monad" <= (type) "(fault + 'a) s_monad" (type) "'a se_monad" <= (type) "(syscall_error + 'a) s_monad" (type) "'a lf_monad" <= (type) "(lookup_failure + 'a) s_monad" (type) "'a p_monad" <= (type) "(interrupt + 'a) s_monad"
```

Perform non-preemptible operations within preemptible blocks.

### definition

```
without_preemption :: "'a s_monad \Rightarrow 'a p_monad" where without_preemption_def[simp]: "without_preemption \equiv liftE"
```

Allow preemption at this point.

## definition

```
preemption_point :: "unit p_monad" where "preemption_point \equiv do irq \leftarrow select UNIV; throwError (Interrupted irq) od \sqcap returnOk ()"
```

Lift one kind of exception monad into another by converting the error into various other kinds of error or return value.

## definition

```
cap_fault_on_failure :: "bool list \Rightarrow bool \Rightarrow 'a lf_monad \Rightarrow 'a f_monad" where
```

```
"cap_fault_on_failure cptr rp m \equiv handleE' m (throwError \circ CapFault cptr rp)"
definition
  lookup_error_on_failure :: "bool \Rightarrow 'a lf_monad \Rightarrow 'a se_monad" where
 "lookup_error_on_failure s m \equiv handleE' m (throwError \circ FailedLookup s)"
definition
  null\_cap\_on\_failure :: "cap lf\_monad <math>\Rightarrow cap s\_monad" where
 "null_cap_on_failure \equiv liftM (sum_case (\lambdax. NullCap) id)"
definition
  unify_failure :: "('f + 'a) s_monad \Rightarrow (unit + 'a) s_monad" where
 "unify_failure m \equiv handleE' m (\lambdax. throwError ())"
definition
  empty_on_failure :: "('f + 'a list) s_monad \Rightarrow 'a list s_monad" where
 "empty_on_failure m \equiv m <catch> (\lambdax. return [])"
definition
 const_on_failure :: "'a \Rightarrow ('f + 'a) s_monad \Rightarrow 'a s_monad" where
 "const_on_failure c m \equiv m <catch> (\lambdax. return c)"
```

 $\mathbf{end}$ 

## 15 Accessing the Kernel Heap

```
theory KHeap_A
imports Exceptions_A
begin
```

This theory gives auxiliary getter and setter methods for kernel objects.

## 15.1 General Object Access

```
definition
  get_object :: "obj_ref ⇒ kernel_object s_monad"
where
  "get_object ptr ≡ do
    kh ← gets kheap;
    assert (kh ptr ≠ None);
    return $ the $ kh ptr
    od"

definition
  set_object :: "obj_ref ⇒ kernel_object ⇒ unit s_monad"
where
  "set_object ptr obj ≡ do
    s ← get;
    kh ← return $ (kheap s)(ptr := Some obj);
    put (s ( kheap := kh ))
    od"
```

### 15.2 TCBs

```
definition
  \texttt{get\_tcb} \; :: \; \texttt{"obj\_ref} \; \Rightarrow \; \texttt{state} \; \Rightarrow \; \texttt{tcb option"}
where
   "get_tcb tcb_ref state \equiv
    case kheap state tcb_ref of
         None \Rightarrow None
       | Some kobj \Rightarrow (case kobj of
             \texttt{TCB} tcb \Rightarrow Some tcb
          1_
                     \Rightarrow None)"
definition
   thread_get :: "(tcb \Rightarrow 'a) \Rightarrow obj_ref \Rightarrow 'a s_monad"
   "thread_get f tptr \equiv do
        \texttt{tcb} \leftarrow \texttt{gets\_the} \$ \texttt{get\_tcb} \texttt{tptr};
        return $ f tcb
    od"
definition
   {\tt thread\_set} \ :: \ "({\tt tcb} \ \Rightarrow \ {\tt tcb}) \ \Rightarrow \ {\tt obj\_ref} \ \Rightarrow \ {\tt unit} \ {\tt s\_monad}"
where
```

```
"thread_set f tptr == do
        tcb \( \times \) gets_the $ get_tcb tptr;
        set_object tptr $ TCB $ f tcb
        od"

definition
        get_thread_state :: "obj_ref \( \times \) thread_state s_monad"
where
        "get_thread_state ref \( \times \) thread_get tcb_state ref"

definition
        set_thread_state :: "obj_ref \( \times \) thread_state \( \times \) unit s_monad"
where
        "set_thread_state ref ts \( \times \) do
        tcb \( \times \) gets_tbe $ get_tcb ref;
        set_object ref (TCB (tcb (| tcb_state := ts ||)))
        od"
```

## 15.3 Synchronous and Asyncronous Endpoints

```
definition
  get\_endpoint :: "obj\_ref \Rightarrow endpoint s\_monad"
where
  "get\_endpoint ptr \equiv do
     kobj ← get_object ptr;
      (case kobj of Endpoint e \Rightarrow return e
                    | \_ \Rightarrow fail)
   od"
definition
  set\_endpoint :: "obj\_ref \Rightarrow endpoint \Rightarrow unit s\_monad"
where
  "set_endpoint ptr ep \equiv do
     obj ← get_object ptr;
      assert (case obj of Endpoint ep \Rightarrow True | \_ \Rightarrow False);
      set_object ptr (Endpoint ep)
   od"
definition
  get_async_ep :: "obj_ref \Rightarrow async_ep s_monad"
where
  "get_async_ep ptr \equiv do
     kobj ← get_object ptr;
      case kobj of AsyncEndpoint e \Rightarrow return e
                   \mid \_ \Rightarrow fail
   od"
definition
  set_async_ep :: "obj_ref \Rightarrow async_ep \Rightarrow unit s_monad"
where
  "set_async_ep ptr aep \equiv do
      obj \leftarrow get\_object ptr;
      assert (case obj of AsyncEndpoint aep \Rightarrow True | \_ \Rightarrow False);
      set_object ptr (AsyncEndpoint aep)
   od"
```

## 15.4 IRQ State and Slot

```
definition
```

```
get_irq_state :: "irq ⇒ irq_state s_monad" where
"get_irq_state irq ≡ gets (λs. interrupt_states s irq)"

definition
    set_irq_state :: "irq_state ⇒ irq ⇒ unit s_monad" where
"set_irq_state state irq ≡ do
    modify (λs. s (| interrupt_states := (interrupt_states s) (irq := state)|));
    do_machine_op $ maskInterrupt (state = IRQInactive) irq
    od"

definition
    get_irq_slot :: "irq ⇒ cslot_ptr s_monad" where
"get_irq_slot irq ≡ gets (λst. (interrupt_irq_node st irq, []))"
```

### 15.5 User Context

Changes user context of specified thread by running specified user monad.

#### definition

```
as_user :: "obj_ref ⇒ 'a user_monad ⇒ 'a s_monad"
where
   "as_user tptr f ≡ do
      tcb ← gets_the $ get_tcb tptr;
      uc ← return $ tcb_context tcb;
      (a, uc') ← select_f $ f uc;
      new_tcb ← return $ tcb (| tcb_context := uc' |);
      set_object tptr (TCB new_tcb);
      return a
      od"
```

end

# 16 Accessing CSpace

```
theory CSpaceAcc_A
imports KHeap_A
begin
```

This theory contains basic definitions for manipulating capabilities and CDTs.

### 16.1 Capability access

Recall that a capability may reside in either a CNode, or inside a TCB; the following definitions allow the kernel model to retrieve and update capabilities in a uniform fashion.

```
definition
  get_cap :: "cslot_ptr ⇒ cap s_monad"
  "get_cap \equiv \lambda(oref, cref). do
      obj ← get_object oref;
      \mathtt{caps} \, \leftarrow \, \mathtt{case} \, \, \mathtt{obj} \, \, \mathtt{of} \, \,
                 {\tt CNode \ cnode} \ \Rightarrow \ {\tt do}
                                           assert (well_formed_cnode cnode);
                                           return cnode
                                        od
               | TCB tcb
                                     \Rightarrow return [tcb_cnode_index 0 \mapsto tcb_ctable tcb,
                                                    tcb\_cnode\_index 1 \mapsto tcb\_vtable tcb,
                                                    tcb_cnode_index 2 → tcb_reply tcb,
                                                    tcb\_cnode\_index 3 \mapsto tcb\_caller tcb,
                                                    tcb\_cnode\_index 4 \mapsto tcb\_ipcframe tcb]
              | \_ \Rightarrow fail;
      assert_opt (caps cref)
    od"
definition
  set\_cap :: "cap \Rightarrow cslot\_ptr \Rightarrow unit s\_monad"
where
  "set_cap cap \equiv \lambda (oref, cref). do
      obj ← get_object oref;
      obj' \leftarrow case obj of
                   {\tt CNode} \  \, {\tt cn} \  \, \Rightarrow \  \, {\tt if} \  \, {\tt cref} \, \in \, {\tt dom} \  \, {\tt cn} \, \, \wedge \, \, {\tt well\_formed\_cnode} \, \, {\tt cn}
                                        then return \ CNode \ cn (cref \mapsto cap)
                                        else fail
                 | TCB tcb \Rightarrow
                         if cref = tcb_cnode_index 0 then
                              return $ TCB $ tcb (| tcb_ctable := cap |)
                         else if cref = tcb_cnode_index 1 then
                              return $ TCB $ tcb (| tcb_vtable := cap |)
                         else if cref = tcb_cnode_index 2 then
                              return $ TCB $ tcb (| tcb_reply := cap |)
                         else if cref = tcb_cnode_index 3 then
                              return $ TCB $ tcb (| tcb_caller := cap |)
                         else if cref = tcb_cnode_index 4 then
```

return \$ TCB \$ tcb (| tcb\_ipcframe := cap |)

```
else
                                fail
                  | \_ \Rightarrow fail;
       set_object oref obj'
Ensure a capability slot is empty.
definition
  ensure_empty :: "cslot_ptr \Rightarrow unit se_monad"
where
   "ensure_empty slot \equiv doE
     \texttt{cap} \leftarrow \texttt{liftE} \texttt{\$} \texttt{get\_cap} \texttt{slot};
     whenE (cap \neq NullCap) (throwError DeleteFirst)
16.2 Accessing the capability derivation tree
Set the capability derivation tree.
definition
   set_cdt :: "cdt \Rightarrow unit s_monad"
   where
   "set\_cdt t \equiv do
     s \leftarrow get;
     put $ s(| cdt := t |)
Update the capability derivation tree.
definition
  update\_cdt :: "(cdt \Rightarrow cdt) \Rightarrow unit s\_monad"
where
   "update_cdt f \equiv do
      t \leftarrow gets cdt;
       set_cdt (f t)
Set the original flag for a given cap slot.
  set\_original :: "cslot\_ptr \Rightarrow bool \Rightarrow unit s\_monad"
where
   "set_original slot v \equiv do
      r ← gets is_original_cap;
       modify (\lambdas. s (| is_original_cap := r (slot := v) |)
Definitions and syntax for predicates on capability derivation.
definition
  \mathtt{is\_cdt\_parent} \ :: \ \texttt{"cdt} \ \Rightarrow \ \mathtt{cslot\_ptr} \ \Rightarrow \ \mathtt{cslot\_ptr} \ \Rightarrow \ \mathtt{bool"} \ \ \mathbf{where}
   "is_cdt_parent t p c \equiv t c = Some p"
definition
   {\tt cdt\_parent\_rel} \ :: \ "{\tt cdt} \ \Rightarrow \ ({\tt cslot\_ptr} \ \times \ {\tt cslot\_ptr}) \ {\tt set"} \ {\tt where}
   "cdt_parent_rel t \equiv {(p,c). is_cdt_parent t p c}"
abbreviation
  \mathtt{parent\_of} \; :: \; \texttt{"cdt} \; \Rightarrow \; \mathtt{cslot\_ptr} \; \Rightarrow \; \mathtt{cslot\_ptr} \; \Rightarrow \; \mathtt{bool"}
```

```
("_ \( \tag{60,0,60} \) 61)
where
   "t \vdash p cdt_parent_of c \equiv (p,c) \in cdt_parent_rel t"
abbreviation
  {\tt parent\_of\_trancl} \; :: \; "cdt \; \Rightarrow \; cslot\_ptr \; \Rightarrow \; cslot\_ptr \; \Rightarrow \; bool"
  ("_ \( \tag{60,0,60} \) 61)
   "t \vdash x cdt_parent_of^+ y \equiv (x, y) \in (cdt_parent_rel t)^+"
abbreviation
  parent\_of\_rtrancl :: "cdt \Rightarrow cslot\_ptr \Rightarrow cslot\_ptr \Rightarrow bool"
  ("_ \vdash \_ cdt'\_parent'\_of^* \_" [60,0,60] 61)
where
  "t \vdash x cdt_parent_of* y \equiv (x, y) \in (cdt_parent_rel t)*"
notation
  parent_of ("_ \models _ \leadsto _" [60,0,60] 60)
  parent_of_trancl ("_ \models _ \rightarrow _" [60,0,60] 60)
The set of descendants of a particular slot in the CDT.
definition
  {\tt descendants\_of} \ :: \ "{\tt cslot\_ptr} \ \Rightarrow \ {\tt cdt} \ \Rightarrow \ {\tt cslot\_ptr} \ {\tt set"} \ {\tt where}
   "descendants_of p t \equiv {q. (p,q) \in (cdt_parent_rel t)<sup>+</sup>}"
\quad \mathbf{end} \quad
```

## 17 Accessing the ARM VSpace

```
theory ArchVSpaceAcc_A imports KHeap_A begin
```

This part of the specification is fairly concrete as the machine architecture is visible to the user in seL4 and therefore needs to be described. The abstraction compared to the implementation is in the data types for kernel objects. The interface which is rich in machine details remains the same.

### 17.1 Encodings

The lowest virtual address in the kernel window. The kernel reserves the virtual addresses from here up in every virtual address space.

#### definition

```
kernel_base :: "vspace_ref" where
"kernel_base = 0xf0000000"
```

Convert a set of rights into binary form.

#### definition

```
word_from_vm_rights :: "vm_rights \Rightarrow word32" where "word_from_vm_rights R \equiv if vm_read_write \subseteq R then 3 else if vm_read_only \subseteq R then 2 else 1"
```

Encode a page directory entry into the equivalent entry that the page table walker implemented in ARM hardware would parse.

```
word\_from\_pde :: "pde \Rightarrow machine\_word" where
"word_from_pde pde \equiv case pde of
  InvalidPDE \Rightarrow 0
| PageTablePDE table attrib domain \Rightarrow 1 ||
  table && Oxfffffc00 ||
  (if ParityEnabled \in attrib then 1 << 9 else 0) ||
  ((domain && 0xf) << 5)
| SectionPDE frame attrib domain rights \Rightarrow 2 ||
  frame && 0xfff00000 ||
  (if ParityEnabled \in attrib then (1 << 9) else 0) ||
  (if PageCacheable \in attrib then (1 << 2) || (1 << 3) else 0) ||
  ((domain && Oxf) << 5) ||
  (if Global \in attrib then 0 else (1 << 17)) ||
  (word_from_vm_rights rights << 10)</pre>
| SuperSectionPDE frame attrib rights \Rightarrow 2 ||
  (1 << 18) ||
  (frame && 0xff000000) ||
  (if ParityEnabled \in attrib then 1 << 9 else 0) ||
  (if PageCacheable \in attrib then (1 << 2) || (1 << 3) else 0) ||
  (if Global \in attrib then 0 else (1 << 17)) ||
  (word_from_vm_rights rights << 10)"</pre>
```

Encode a page table entry into the equivalent entry that the page table walker implemented in ARM hardware would parse.

```
definition
```

```
word_from_pte :: "pte ⇒ machine_word" where
"word_from_pte pte ≡ case pte of
   InvalidPTE ⇒ 0
| LargePagePTE frame attrib rights ⇒ 1 ||
   (frame && Oxffff0000) ||
   (if PageCacheable ∈ attrib then (1 << 2) || (1 << 3) else 0) ||
   (word_from_vm_rights rights * 85 << 4)
| (SmallPagePTE frame attrib rights) ⇒ 2 ||
   (frame && Oxfffff000) ||
   (if PageCacheable ∈ attrib then (1 << 2) || (1 << 3) else 0) ||
   (word_from_vm_rights rights * 85 << 4)"

The high bits of a virtual ASID.

definition
   asid_high_bits_of :: "asid ⇒ word8" where
   "asid_high_bits_of asid ≡ ucast (asid >> asid_low_bits)"
```

## 17.2 Kernel Heap Accessors

Manipulate ASID pools, page directories and page tables in the kernel heap.

```
definition
```

```
get_asid_pool :: "obj_ref \Rightarrow (10 word \rightharpoonup obj_ref) s_monad" where
  "get_asid_pool ptr \equiv do
      kobj \leftarrow get\_object ptr;
      (case kobj of ArchObj (ASIDPool pool) \Rightarrow return pool
                    | \_ \Rightarrow fail)
   od"
definition
  set_asid_pool :: "obj_ref \Rightarrow (10 word \rightarrow obj_ref) \Rightarrow unit s_monad" where
 "set_asid_pool ptr pool \equiv do
    v ← get_object ptr;
    assert (case v of ArchObj (arch_kernel_obj.ASIDPool p) \Rightarrow True | \_ \Rightarrow False);
    set_object ptr (ArchObj (arch_kernel_obj.ASIDPool pool))
  od"
definition
  \mathtt{get\_pd} :: "obj_ref \Rightarrow (12 word \Rightarrow pde) s_monad" where
  "get_pd ptr ≡ do
     kobj ← get_object ptr;
      (case kobj of ArchObj (PageDirectory pd) ⇒ return pd
                    | \_ \Rightarrow fail)
   od"
definition
  set_pd :: "obj_ref \Rightarrow (12 word \Rightarrow pde) \Rightarrow unit s_monad" where
  "set_pd ptr pd \equiv do
     kobj ← get_object ptr;
      assert (case kobj of ArchObj (PageDirectory pd) \Rightarrow True | \_\Rightarrow False);
```

set\_object ptr (ArchObj (PageDirectory pd))

### definition

od"

```
get_pde :: "obj_ref ⇒ pde s_monad" where
  "get_pde ptr \equiv do
     base \( \tau \) return (ptr && ~~mask pd_bits);
     offset ← return ((ptr && mask pd_bits) >> 2);
     pd ← get_pd base;
     return $ pd (ucast offset)
   od"
definition
  store_pde :: "obj_ref \Rightarrow pde \Rightarrow unit s_monad" where
  "store_pde p pde \equiv do
   base \( \text{return (p && ~~mask pd_bits);} \)
   offset ← return ((p && mask pd_bits) >> 2);
    pd ← get_pd base;
    pd' \leftarrow return $ pd (ucast offset := pde);
    set_pd base pd'
  od"
definition
  get_pt :: "obj_ref \Rightarrow (word8 \Rightarrow pte) s_monad" where
  "get_pt ptr \equiv do
     kobj ← get_object ptr;
     (case kobj of ArchObj (PageTable pt) \Rightarrow return pt
                   | \_ \Rightarrow fail)
   od"
definition
  set_pt :: "obj_ref \Rightarrow (word8 \Rightarrow pte) \Rightarrow unit s_monad" where
  "set_pt ptr pt \equiv do
     kobj ← get_object ptr;
     assert (case kobj of ArchObj (PageTable _) ⇒ True | _ ⇒ False);
     set_object ptr (ArchObj (PageTable pt))
   od"
definition
  get_pte :: "obj_ref \Rightarrow pte s_monad" where
  "get_pte ptr \equiv do
     base \( \text{return (ptr && ~~mask pt_bits);} \)
     offset \( \text{return ((ptr && mask pt_bits) >> 2);}
     pt ← get_pt base;
     return $ pt (ucast offset)
   od"
definition
  \mathtt{store\_pte} \ :: \ \texttt{"obj\_ref} \ \Rightarrow \ \mathtt{pte} \ \Rightarrow \ \mathtt{unit} \ \mathtt{s\_monad"} \ \mathbf{where}
  "store_pte p pte \equiv do
   base \( \tau \) return (p && ~~mask pt_bits);
   offset ← return ((p && mask pt_bits) >> 2);
   pt \leftarrow get_pt base;
    pt' \leftarrow return $ pt (ucast offset := pte);
    set_pt base pt'
  od"
```

### 17.3 Basic Operations

The kernel window is mapped into every virtual address space from the kernel\_base pointer upwards. This function copies the mappings which create the kernel window into a new page directory object.

### definition

```
{\tt copy\_global\_mappings} \ :: \ {\tt "obj\_ref} \ \Rightarrow \ {\tt unit} \ {\tt s\_monad"} \ {\tt where}
"copy_global_mappings new_pd \equiv do
     {\tt global\_pd} \; \leftarrow \; {\tt gets} \; \; ({\tt arm\_global\_pd} \; \circ \; {\tt arch\_state}) \, ;
     pde_bits ← return 2;
     pd_size \( \text{return (1 << (pd_bits - pde_bits));} \)</pre>
     \mathtt{mapM\_x} (\lambda\mathtt{index.} do
           \texttt{offset} \leftarrow \texttt{return} \ (\texttt{index} \ \texttt{<<} \ \texttt{pde\_bits});
           pde \leftarrow \texttt{get\_pde} \ (\texttt{global\_pd} \ + \ \texttt{offset});
           store_pde (new_pd + offset) pde
     od) [kernel_base >> 20 .e. pd_size - 1]
od"
Walk the page directories and tables in software.
definition
lookup_pd_slot :: "word32 \Rightarrow vspace_ref \Rightarrow word32" where
"lookup_pd_slot pd vptr \equiv
     let pd_index = vptr >> 20
     in pd + (pd_index << 2)"
definition
lookup_pt_slot :: "word32 \Rightarrow vspace_ref \Rightarrow word32 lf_monad" where
"lookup_pt_slot pd vptr \equiv doE
     pd_slot \( \text{return0k (lookup_pd_slot pd vptr);} \)
     pde \leftarrow \texttt{liftE \$ get\_pde pd\_slot;}
     (case pde of
             PageTablePDE ptab \_ \Rightarrow
                pt \( \tau \) returnOk (ptrFromPAddr ptab);
                pt_index \( return0k ((vptr >> 12) && 0xff);
                pt_slot \( \text{return0k (pt + (pt_index << 2));}\)</pre>
                returnOk pt_slot
              odE)
           | _ ⇒ throwError $ MissingCapability 20)
odE"
```

end

## 18 ARM Object Invocations

```
theory ArchInvocation_A imports Structures_A begin
```

consts

These datatypes encode the arguments to the various possible ARM-specific system calls. Accessors are defined for various fields for convenience elsewhere.

```
datatype page_table_invocation =
    PageTableMap cap cslot_ptr pde obj_ref
  | PageTableUnmap cap cslot_ptr
datatype asid_control_invocation =
    MakePool obj_ref cslot_ptr cslot_ptr asid
datatype asid_pool_invocation =
    Assign asid obj_ref cslot_ptr
datatype page_invocation
     = PageMap
         cap
          cslot_ptr
          "pte \times (obj_ref list) + pde \times (obj_ref list)"
     | PageRemap
          "pte × (obj_ref list) + pde × (obj_ref list)"
     | PageUnmap
          arch_cap
          cslot_ptr
     | PageFlushCaches
          obj_ref
          asid
          vspace_ref
          {\tt vm\_pgsz}
primrec
 {\tt page\_map\_cap} \ :: \ "{\tt page\_invocation} \ \Rightarrow \ {\tt cap"}
where
  "page_map_cap (PageMap c p x) = c"
 page_map_ct_slot :: "page_invocation \Rightarrow cslot_ptr"
  "page_map_ct_slot (PageMap c p x) = p"
primrec
 page_map_entries :: "page_invocation \Rightarrow pte \times (obj_ref list) + pde \times (obj_ref list)"
  "page_map_entries (PageMap c p x) = x"
consts
  page_remap_entries :: "page_invocation \Rightarrow pte \times (obj_ref list) + pde \times (obj_ref list)"
  "page_remap_entries (PageRemap x) = x"
```

```
page\_unmap\_cap :: "page\_invocation \Rightarrow arch\_cap"
  page_unmap_cap_slot :: "page_invocation \Rightarrow cslot_ptr"
primrec
  "page_unmap_cap (PageUnmap c p) = c"
primrec
  "page_unmap_cap_slot (PageUnmap c p) = p"
consts
  page_flush_pd :: "page_invocation \Rightarrow obj_ref"
  page_flush_asid :: "page_invocation \Rightarrow asid"
  page_flush_vaddr :: "page_invocation \Rightarrow vspace_ref"
  page_flush_size :: "page_invocation ⇒ vm_pgsz"
primrec
  "page_flush_pd (PageFlushCaches pd asid va sz) = pd"
primrec
  "page_flush_asid (PageFlushCaches pd asid va sz) = asid"
primrec
  "page_flush_vaddr (PageFlushCaches pd asid va sz) = va"
primrec
  "page_flush_size (PageFlushCaches pd asid va sz) = sz"
datatype arch_invocation
     = InvokePageTable page_table_invocation
     | InvokePage page_invocation
     | InvokeASIDControl asid_control_invocation
     | InvokeASIDPool asid_pool_invocation
```

typedecl arch\_interrupt\_control

end

## 19 Kernel Object Invocations

```
theory Invocations_A
imports ArchInvocation_A
begin
These datatypes encode the arguments to the available system calls.
datatype cnode_invocation =
    InsertCall cap cslot_ptr cslot_ptr
  | MoveCall cap cslot_ptr cslot_ptr
  | RevokeCall cslot_ptr
  | DeleteCall cslot_ptr
  | RotateCall cap cap cslot_ptr cslot_ptr cslot_ptr
  | SaveCall cslot_ptr
  | RecycleCall cslot_ptr
datatype untyped_invocation =
    Retype cslot_ptr obj_ref nat apiobject_type nat "cslot_ptr list"
datatype arm_copy_register_sets =
    ARMNoExtraRegisters
datatype tcb_invocation =
    WriteRegisters word32 bool "word32 list" arm_copy_register_sets
  | ReadRegisters word32 bool word32 arm_copy_register_sets
  | CopyRegisters word32 word32 bool bool bool bool arm_copy_register_sets
  | ThreadControl word32 cslot_ptr "cap_ref option"
                  "(cap * cslot_ptr) option" "(cap * cslot_ptr) option"
                  "(vspace_ref * (cap * cslot_ptr) option) option"
  | Suspend "word32"
  | Resume "word32"
datatype irq_control_invocation =
    IRQControl irq cslot_ptr cslot_ptr
  | InterruptControl arch_interrupt_control
datatype irq_handler_invocation =
    ACKIrq irq
  | SetIRQHandler irq cap cslot_ptr
  | ClearIRQHandler irq
datatype invocation =
    InvokeUntyped untyped_invocation
  | InvokeEndpoint obj_ref word32 bool
  | InvokeAsyncEndpoint obj_ref word32 word32
  | InvokeReply obj_ref cslot_ptr
  | InvokeTCB tcb_invocation
  | InvokeCNode cnode_invocation
  | InvokeIRQControl irg_control_invocation
  | InvokeIRQHandler irq_handler_invocation
  | InvokeArchObject arch_invocation
```

end

## 20 Retyping and Untyped Invocations

```
theory Retype_A imports CSpaceAcc_A ArchVSpaceAcc_A Invocations_A begin
```

### 20.1 Creating Caps

The original capability created when an object of a given type is created with a particular address and size.

```
primrec
  default_cap :: "apiobject_type \Rightarrow obj_ref \Rightarrow nat \Rightarrow cap"
where
  "default_cap CapTableObject oref s = CNodeCap oref s []"
| "default_cap Untyped oref s = UntypedCap oref s"
| "default_cap TCBObject oref s = ThreadCap oref"
| "default_cap EndpointObject oref s = EndpointCap oref O UNIV"
| "default_cap AsyncEndpointObject oref s = AsyncEndpointCap oref O UNIV"
```

| "default\_cap (ArchObject aobj) oref s = ArchObjectCap (arch\_default\_cap aobj oref s)"

Create and install a new capability to a newly created object.

### definition

```
create_cap :: "apiobject_type \Rightarrow nat \Rightarrow cslot_ptr \Rightarrow cslot_ptr \times obj_ref \Rightarrow unit s_monad" where 
"create_cap type bits untyped \equiv \lambda(dest,oref). do cdt \leftarrow gets cdt; set_cdt (cdt (dest \mapsto untyped)); set_original dest True; set_cap (default_cap type oref bits) dest od"
```

## 20.2 Creating Objects

Properties of an empty CNode object.

### definition

```
empty_cnode :: "nat \Rightarrow cnode_contents" where "empty_cnode bits \equiv \lambda x. if length x = bits then Some NullCap else None"
```

The initial state objects of various types are in when created.

The size in bits of the objects that will be created when a given type and size is requested.

### definition

### 20.3 Main Retype Implementation

Create 2^(nat-obj\_size) objects, starting from obj\_ref, return of list pointers to them. For some types, each returned pointer points to a group of objects. We check explicitly that there is enough space for at least one object.

### definition

```
retype_region :: "obj_ref ⇒ nat ⇒ nat ⇒ apiobject_type ⇒ (obj_ref list) s_monad"
where
  "retype_region ptr bits o_bits type \equiv do
    assert (is_aligned ptr bits);
    obj_size \( \text{return $ 2 ^ obj_bits_api type o_bits;} \)
    if (bits < obj_bits_api type o_bits)</pre>
    then return []
    else (do
      obj_count_log \( \tau \) return \( \text{bits - obj_bits_api type o_bits;} \)
      ptrs \leftarrow return $ map (\lambdap. ptr_add ptr (p * obj_size)) [0..< 2 ^ obj_count_log];
      when (type \neq Untyped) (do
        kh \leftarrow gets kheap;
         kh' \leftarrow return $ foldr (\lambda p kh. kh(p \mapsto default_object type o_bits)) ptrs kh;
         modify $ kheap_update (K kh')
      od);
      return $ ptrs
    od)
  od"
```

## 20.4 Invoking Untyped Capabilities

Remove objects from a region of the heap.

### definition

```
detype :: "(word32 set) \Rightarrow state \Rightarrow state" where "detype S s \equiv s (| kheap := (\lambdax. if x \in S then None else kheap s x))"
```

Clear the underlying memory associated with a region.

### definition

```
clear_memory :: "word32 \Rightarrow nat \Rightarrow unit machine_monad" where "clear_memory ptr bits \equiv do ptrs \leftarrow return [ptr, ptr + word_size .e. ptr + (1 << bits) - 1]; mapM_x (\lambdap. storeWord p 0) ptrs; cleanCacheRange ptr (ptr + (1 << bits) - 1) od"
```

This is a placeholder function. We may wish to extend the specification with explicitly tagging kernel data regions in memory.

### definition

```
reserve_region :: "obj_ref \Rightarrow nat \Rightarrow bool \Rightarrow unit s_monad" where "reserve_region ptr bits is_kernel \equiv return ()"
```

Create frame objects that can be mapped into memory. These must be cleared to prevent past contents being revealed.

### definition

```
create_word_objects :: "word32 ⇒ nat ⇒ nat ⇒ unit s_monad" where
"create_word_objects ptr bits sz ≡
if bits < sz then return ()
else do
  reserve_region ptr bits True;
  do_machine_op $ clear_memory ptr bits
od"</pre>
```

Initialise architecture-specific objects.

#### definition

Untyped capabilities confer authority to the Retype method. This clears existing objects from a region, creates new objects of the requested type, initialises them and installs new capabilities to them.

### fun

```
invoke_untyped :: "untyped_invocation ⇒ data list s_monad"
where
"invoke_untyped (Retype src_slot base magnitude new_type obj_sz slots) =
do
  modify (detype {base .. base + (1 << magnitude) - 1});
  orefs ← retype_region base magnitude obj_sz new_type;
  init_arch_objects new_type base magnitude obj_sz orefs;
  sequence_x (map (create_cap new_type obj_sz src_slot) (zip slots orefs));
  return [of_nat (length (zip slots orefs))]
od"</pre>
```

 $\mathbf{end}$ 

## 21 ARM VSpace Functions

```
theory ArchVSpace_A imports Retype_A begin
```

Save the set of entries that would be inserted into a page table or page directory to map various different sizes of frame at a given virtual address.

```
fun create_mapping_entries ::
  \verb"paddr <math>\Rightarrow \verb"vspace_ref \\ \Rightarrow \verb"vm_pgsz \\ \Rightarrow \verb"vm_rights \\ \Rightarrow \verb"vm_attributes \\ \Rightarrow \verb"word32 \\ \Rightarrow
  ((pte * word32 list) + (pde * word32 list)) se_monad"
where
  "create_mapping_entries base vptr ArmSmallPage vm_rights attrib pd =
  doE
    p \, \leftarrow \, \texttt{lookup\_error\_on\_failure False \$ lookup\_pt\_slot pd vptr};
    returnOk $ Inl (SmallPagePTE base (attrib - {Global}) vm_rights, [p])
  odE"
| "create_mapping_entries base vptr ArmLargePage vm_rights attrib pd =
    p \, \leftarrow \, \texttt{lookup\_error\_on\_failure False \$ lookup\_pt\_slot pd vptr};
    returnOk $ Inl (LargePagePTE base (attrib - {Global}) vm_rights, [p, p + 4 .e. p + 60])
| "create_mapping_entries base vptr ArmSection vm_rights attrib pd =
    p ← returnOk (lookup_pd_slot pd vptr);
    returnOk $ Inr (SectionPDE base (attrib - {Global}) 0 vm_rights, [p])
| "create_mapping_entries base vptr ArmSuperSection vm_rights attrib pd =
    p ← returnOk (lookup_pd_slot pd vptr);
    returnOk $ Inr (SuperSectionPDE base (attrib - {Global}) vm_rights, [p, p + 4 .e. p + 60])
Placing an entry which maps a frame within the set of entries that map a larger frame is unsafe. This
function checks that given entries replace either invalid entries or entries of the same granularity.
fun ensure_safe_mapping ::
  "(pte * word32 list) + (pde * word32 list) \Rightarrow unit se_monad"
where
"ensure_safe_mapping (Inl (InvalidPTE, _)) = returnOk ()"
"ensure_safe_mapping (Inl (SmallPagePTE _ _ _, pt_slots)) =
    mapME_x (\lambdaslot. (doE
        pte \( \text{liftE $ get_pte slot;} \)
         (case pte of
               InvalidPTE ⇒ returnOk ()
              | SmallPagePTE \_ \_ \Rightarrow returnOk ()
             | _ ⇒ throwError DeleteFirst)
    odE)) pt_slots"
"ensure_safe_mapping (Inl (LargePagePTE _ _ _, pt_slots)) =
```

```
mapME_x (\lambda slot. (doE
         pte \leftarrow liftE $ get_pte slot;
         (case pte of
                InvalidPTE \Rightarrow returnOk ()
              | LargePagePTE _ _ \_ \Rightarrow returnOk ()
              | \_ \Rightarrow throwError DeleteFirst
    odE)) pt_slots"
"ensure_safe_mapping (Inr (InvalidPDE, _)) = returnOk ()"
"ensure_safe_mapping (Inr (PageTablePDE _ _ _ , _)) = fail"
"ensure_safe_mapping (Inr (SectionPDE _ _ _ , pd_slots)) =
    mapME_x (\lambda slot. (doE
         pde \( \) liftE \( \) get_pde slot;
         (case pde of
                InvalidPDE ⇒ returnOk ()
              | SectionPDE _ _ _ \Rightarrow returnOk ()
              | _ ⇒ throwError DeleteFirst
              )
    odE)) pd_slots"
"ensure_safe_mapping (Inr (SuperSectionPDE _ _ _, pd_slots)) =
    mapME_x (\lambda slot. (doE
         pde \( \) liftE \( \) get_pde slot;
         (case pde of
                InvalidPDE ⇒ returnOk ()
              | SuperSectionPDE _ _ _ ⇒ returnOk ()
              | \_ \Rightarrow throwError DeleteFirst
              )
    odE)) pd_slots"
Look up a thread's IPC buffer and check that the thread has the right authority to read or (in the
receiver case) write to it.
definition
lookup_ipc_buffer :: "bool \Rightarrow word32 \Rightarrow (word32 option) s_monad" where
"lookup_ipc_buffer is_receiver thread \equiv do
    buffer_ptr \( \tau \) thread_get tcb_ipc_buffer thread;
    buffer_frame_slot \( \tau \) return (thread, tcb_cnode_index 4);
    \texttt{buffer\_cap} \; \leftarrow \; \texttt{get\_cap} \; \; \texttt{buffer\_frame\_slot};
    (case buffer_cap of
       ArchObjectCap (PageCap p R vms _) \Rightarrow
         if vm\_read\_write \subseteq R \ \lor \ vm\_read\_only \subseteq R \ \land \ \neg is\_receiver
         then return $ Some $ p + (buffer_ptr && mask (page_bits_for_size vms))
         else return None
    | \_ \Rightarrow  return None)
Locate the page directory associated with a given virtual ASID.
definition
find_pd_for_asid :: "asid <math>\Rightarrow word32 lf_monad" where
"find_pd_for_asid asid \equiv doE
    assertE (asid > 0);
    asid_table ← liftE $ gets (arm_asid_table ∘ arch_state);
    {\tt pool\_ptr} \leftarrow {\tt return0k \ (asid\_table \ (asid\_high\_bits\_of \ asid));}
```

 $pool \leftarrow (case pool_ptr of$ 

```
Some ptr ⇒ liftE $ get_asid_pool ptr
               | None ⇒ throwError InvalidRoot);
    pd ← returnOk (pool (ucast asid));
     (case pd of
           Some ptr \Rightarrow returnOk ptr
         | None ⇒ throwError InvalidRoot)
odE"
Locate the page directory and check that this process succeeds and returns a pointer to a real page
directory.
definition
{\tt find\_pd\_for\_asid\_assert :: "asid} \Rightarrow {\tt word32 s\_monad" \ where}
"find_pd_for_asid_assert asid \equiv do
   pd ← find_pd_for_asid asid <catch> K fail;
   get_pde pd;
   return pd
od"
Format a VM fault message to be passed to a thread's supervisor after it encounters a page fault.
handle\_vm\_fault :: "word32 \Rightarrow vmfault\_type \Rightarrow unit f\_monad"
"handle_vm_fault thread ARMDataAbort = doE
    addr \( \) liftE \( \) do_machine_op getFAR;
    fault \( \) liftE \( \) do_machine_op getDFSR;
    throwError $ VMFault addr [0, fault && mask 12]
odE"
"handle_vm_fault thread ARMPrefetchAbort = doE
    pc \leftarrow liftE $ as_user thread $ getRestartPC;
    fault \( \) liftE \( \) do_machine_op getIFSR;
    throwError $ VMFault pc [1, fault && mask 12]
Load the optional hardware ASID currently associated with this virtual ASID.
definition
load_hw_asid :: "asid \Rightarrow (hardware_asid option) s_monad" where
"load_hw_asid asid \equiv do
    asid_map ← gets (arm_asid_map ∘ arch_state);
    return $ option_map fst $ asid_map asid
Associate a hardware ASID with a virtual ASID.
definition
\mathtt{store\_hw\_asid} \ :: \ \texttt{"asid} \ \Rightarrow \ \mathtt{hardware\_asid} \ \Rightarrow \ \mathtt{unit} \ \mathtt{s\_monad"} \ \mathbf{where}
"store_hw_asid asid hw_asid \equiv do
    pd ← find_pd_for_asid_assert asid;
    asid_map \( \text{gets (arm_asid_map \( \circ \) arch_state);} \)
    asid\_map' \leftarrow return \; (asid\_map \; (asid \mapsto (hw\_asid, \; pd)));
    modify (\lambdas. s (| arch_state := (arch_state s) (| arm_asid_map := asid_map' |)));
    hw_asid_map \( \text{gets (arm_hwasid_table } \circ \text{ arch_state)};
    hw_asid_map' ← return (hw_asid_map (hw_asid → asid));
    modify (\lambdas. s (| arch_state := (arch_state s) (| arm_hwasid_table := hw_asid_map' )))
```

Clear all TLB mappings associated with this virtual ASID.

### definition

od"

```
invalidate_tlb_by_asid :: "asid \Rightarrow unit s_monad" where
"invalidate_tlb_by_asid asid \equiv do
    maybe_hw_asid \leftarrow load_hw_asid asid;
    (case maybe_hw_asid of
           None \Rightarrow return ()
         | Some hw_asid \Rightarrow do_machine_op $ invalidateHWASID hw_asid)
od"
Flush all cache and TLB entries associated with this virtual ASID.
definition
flush_space :: "asid \Rightarrow unit s_monad" where
"flush_space asid \equiv do
    \verb|maybe_hw_asid| \leftarrow \verb|load_hw_asid| asid;
    do_machine_op cleanCache;
    (case maybe_hw_asid of
           None \Rightarrow return ()
         | Some hw_asid ⇒ do_machine_op $ invalidateHWASID hw_asid)
od"
Remove any mapping from this virtual ASID to a hardware ASID.
invalidate_asid :: "asid \Rightarrow unit s_monad" where
"invalidate_asid asid \equiv do
    asid_map \( \text{gets (arm_asid_map \( \circ \) arch_state);} \)
    asid_map' \( \text{return (asid_map (asid:= None))};\)
    modify (\lambdas. s (| arch_state := (arch_state s) (| arm_asid_map := asid_map' |)|))
Remove any mapping from this hardware ASID to a virtual ASID.
definition
invalidate_hw_asid_entry :: "hardware_asid \Rightarrow unit s_monad" where
"invalidate_hw_asid_entry hw_asid \equiv do
 hw_asid_map ← gets (arm_hwasid_table ∘ arch_state);
 hw_asid_map' \( \text{return (hw_asid_map (hw_asid:= None));} \)
 modify (\lambdas. s (| arch_state := (arch_state s) (| arm_hwasid_table := hw_asid_map' ))))
Remove virtual to physical mappings in either direction involving this virtual ASID.
definition
invalidate_asid_entry :: "asid \Rightarrow unit s_monad" where
"invalidate_asid_entry asid \equiv do
 \verb|maybe_hw_asid| \leftarrow \verb|load_hw_asid| asid;
  when (maybe_hw_asid \neq None) $ invalidate_hw_asid_entry (the maybe_hw_asid);
  invalidate_asid asid
od"
Locate a hardware ASID that is not in use, if necessary by reclaiming one from another virtual ASID
in a round-robin manner.
definition
find_free_hw_asid :: "hardware_asid s_monad" where
"find_free_hw_asid \equiv do
    hw_asid_table ← gets (arm_hwasid_table ∘ arch_state);
    next_asid ← gets (arm_next_asid ∘ arch_state);
    maybe_asid \leftarrow return (find (\lambdaa. hw_asid_table a = None)
```

(take (length [minBound :: hardware\_asid .e. maxBound])

([next\_asid .e. maxBound] @ [minBound .e. next\_asid])));

```
(case maybe_asid of
       Some hw_asid ⇒ return hw_asid
     | None \Rightarrow do
            invalidate_asid $ the $ hw_asid_table next_asid;
            do_machine_op $ invalidateHWASID next_asid;
            invalidate_hw_asid_entry next_asid;
            new_next_asid \( \tau \);
            modify (\lambdas. s (| arch_state := (arch_state s) (| arm_next_asid := new_next_asid )));
            return next_asid
       od)
od"
Get the hardware ASID associated with a virtual ASID, assigning one if none is already assigned.
```

```
get_hw_asid :: "asid \Rightarrow hardware_asid s_monad" where
"get_hw_asid asid \equiv do
  maybe_hw_asid \leftarrow load_hw_asid asid;
  (case maybe_hw_asid of
    Some hw_asid \Rightarrow return hw_asid
  | None \Rightarrow do
       new_hw_asid \leftarrow find_free_hw_asid;
       store_hw_asid asid new_hw_asid;
       return new_hw_asid
  od)
od"
```

Set the current virtual ASID by setting the hardware ASID to one associated with it.

### definition

```
{\tt set\_current\_asid} \ :: \ "{\tt asid} \ \Rightarrow \ {\tt unit} \ {\tt s\_monad"} \ {\tt where}
\verb"set_current_asid asid \equiv \verb"do"
     hw_asid \leftarrow get_hw_asid asid;
      do_machine_op $ setHardwareASID hw_asid
```

Switch into the address space of a given thread or the global address space if none is correctly configured.

### definition

```
set_vm_root :: "word32 ⇒ unit s_monad" where
\verb"set_vm_root tcb \equiv \verb"do"
    thread_root_slot \( \text{return (tcb, tcb_cnode_index 1);} \)
    thread_root \( \) get_cap thread_root_slot;
    (case thread_root of
        {\tt ArchObjectCap~(PageDirectoryCap~pd~(Some~asid))} \, \Rightarrow \, doE
             pd' ← find_pd_for_asid asid;
             whenE (pd \neq pd') $ throwError InvalidRoot;
             liftE $ do
                  do_machine_op $ setCurrentPD $ addrFromPPtr pd;
                  set_current_asid asid
             od
        odE
      | \_ \Rightarrow throwError InvalidRoot) <catch>
        {\tt global\_pd} \; \leftarrow \; {\tt gets} \; \; ({\tt arm\_global\_pd} \; \circ \; {\tt arch\_state}) \, ;
        do_machine_op $ setCurrentPD $ addrFromPPtr global_pd
```

Before deleting an ASID pool object we must deactivate all page directories that are installed in it.

```
definition
delete\_asid\_pool :: "asid <math>\Rightarrow word32 \Rightarrow unit s\_monad" where
"delete_asid_pool base ptr \equiv do
  assert (base && mask asid_low_bits = 0);
  asid_table \( \text{gets (arm_asid_table } \circ \text{ arch_state);}\)
  when (asid_table (asid_high_bits_of base) = Some ptr) $ do
    pool \( \text{get_asid_pool ptr;} \)
    mapM (\lambdaoffset. (when (pool (ucast offset) \neq None) $ do
                              flush_space $ base + offset;
                              invalidate_asid_entry $ base + offset
                       od)) [0 .e. (1 << asid_low_bits) - 1];
    asid_table' \( \text{return (asid_table (asid_high_bits_of base:= None));}\)
    modify (\lambdas. s (| arch_state := (arch_state s) (| arm_asid_table := asid_table' |));
    tcb ← gets cur_thread;
    set_vm_root tcb
  od
od"
When deleting a page directory from an ASID pool we must deactivate it.
definition
{\tt delete\_asid} \ :: \ "{\tt asid} \ \Rightarrow \ {\tt word32} \ \Rightarrow \ {\tt unit} \ {\tt s\_monad"} \ {\tt where}
"delete_asid asid pd \equiv do
  asid\_table \leftarrow gets (arm\_asid\_table \circ arch\_state);
  (case asid_table (asid_high_bits_of asid) of
    None \Rightarrow return ()
  | Some pool_ptr \Rightarrow do
     pool \( \text{get_asid_pool pool_ptr;} \)
     when (pool (ucast asid) = Some pd) $ do
                  flush_space asid;
                  invalidate_asid_entry asid;
                  pool' ← return (pool (ucast asid := None));
                  set_asid_pool pool_ptr pool';
                  tcb ← gets cur_thread;
                   set_vm_root tcb
              od
    od)
Switch to a particular address space in order to perform a flush operation.
set_{vm\_root\_for\_flush} :: "word32 \Rightarrow asid \Rightarrow bool s_monad" where
"set\_vm\_root\_for\_flush\ pd\ asid\ \equiv\ do
    tcb ← gets cur_thread;
    thread_root_slot \( \text{return (tcb, tcb_cnode_index 1);} \)
    thread_root \( \) get_cap thread_root_slot;
    not\_is\_pd \leftarrow (case \ thread\_root \ of
                       ArchObjectCap (PageDirectoryCap cur_pd (Some _)) ⇒ return (cur_pd ≠ pd)
                     | \_ \Rightarrow \text{return True} \rangle;
     (if not_is_pd then do
         do_machine_op $ setCurrentPD $ addrFromPPtr pd;
         set_current_asid asid;
         return True
    od
    else return False)
Flush mappings associated with a page table.
```

```
flush_table :: "word32 \Rightarrow asid \Rightarrow vspace_ref \Rightarrow word32 \Rightarrow unit s_monad" where
"flush_table pd asid vptr pt \equiv do
    assert (vptr && mask (page_bits_for_size ArmSection) = 0);
    root\_switched \leftarrow set\_vm\_root\_for\_flush pd asid;
    maybe_hw_asid \leftarrow load_hw_asid asid;
    when (maybe_hw_asid \neq None) $ do
      hw_asid ← return (the maybe_hw_asid);
      pte_bits ← return 2;
      mapM (\lambdai. do
           pte \leftarrow get_pte (pt + (i \lt \lt 2));
            (case pte of
                  InvalidPTE ⇒ return ()
                | _ ⇒ do_machine_op $ do
                     base_vptr \( \text{return (vptr + (i << page_bits));}\)</pre>
                     end_vptr \( \tau \) return (base_vptr + (1 << page_bits) - 1);</pre>
                     cleanCacheRange base_vptr end_vptr;
                     invalidateMVA $ base_vptr || ucast hw_asid
                od)
      od) [0 .e. (1 << (pt_bits - pte_bits)) - 1];
      when root_switched $ do
         tcb ← gets cur_thread;
         set_vm_root tcb
      od
    od
od"
Flush mappings associated with a given page.
definition
flush\_page :: "vm\_pgsz \Rightarrow word32 \Rightarrow asid \Rightarrow vspace\_ref \Rightarrow unit s\_monad" where
"flush_page page_size pd asid vptr \equiv do
    assert (vptr && mask page_bits = 0);
    \verb"root_switched" \leftarrow \verb"set_vm_root_for_flush" pd asid;
    \verb|maybe_hw_asid| \leftarrow \verb|load_hw_asid| asid;
    when (maybe_hw_asid \neq None) $ do
      hw_asid \( \text{return (the maybe_hw_asid);} \)
      end_addr 

return (vptr + (1 << (page_bits_for_size page_size)) - 1);</pre>
      mva \( \text{return (vptr || ucast hw_asid);} \)
       do_machine_op $ do
           cleanCacheRange vptr end_addr;
           invalidateMVA mva
      od:
      when root_switched $ do
           tcb ← gets cur_thread;
           set_vm_root tcb
      od
   od
od"
Return the optional page directory a page table is mapped in.
definition
page_table_mapped :: "asid \Rightarrow vspace_ref \Rightarrow obj_ref \Rightarrow obj_ref option s_monad" where
"page_table_mapped asid vaddr pt \equiv doE
    pd \leftarrow find_pd_for_asid asid;
    pd_slot \( \tau \) returnOk \( \frac{1}{2} \) lookup_pd_slot pd vaddr;
    pde \( \) liftE \( \) get_pde pd_slot;
    case pde of
      PageTablePDE addr _ _ ⇒ returnOk $
               if addrFromPPtr pt = addr then Some pd else None
```

```
| \_ \Rightarrow return0k None
odE <catch> (K $ return None)"
Unmap a page table from its page directory.
definition
unmap_page_table :: "asid \Rightarrow vspace_ref \Rightarrow word32 \Rightarrow unit s_monad" where
"unmap_page_table asid vaddr pt \equiv do
     pdOpt \( \to \) page_table_mapped asid vaddr pt;
     case pdOpt of
       None \Rightarrow return ()
     | Some pd \Rightarrow do
          pd_slot \( \tau \) return \( \frac{1}{2} \) lookup_pd_slot pd vaddr;
          flush_table pd asid vaddr pt;
          store_pde pd_slot InvalidPDE;
          do_machine_op $ cleanCacheMVA pd_slot
     od
od"
Check that a given frame is mapped by a given mapping entry.
definition
check_mapping_pptr :: "obj_ref \Rightarrow (obj_ref + obj_ref) \Rightarrow bool s_monad" where
"check_mapping_pptr pptr tablePtr \equiv case tablePtr of
    {\tt Inl\ ptePtr} \, \Rightarrow \, {\tt do}
      \texttt{pte} \; \leftarrow \; \texttt{get\_pte} \; \; \texttt{ptePtr;}
      return $ case pte of
         {\tt SmallPagePTE} \ {\tt x \_ \_} \ \Rightarrow \ {\tt x = addrFromPPtr} \ {\tt pptr}
      | LargePagePTE x \_ \_ \Rightarrow x = addrFromPPtr pptr
      | \_ \Rightarrow False
    od
 | Inr pdePtr \Rightarrow do
      \texttt{pde} \; \leftarrow \; \texttt{get\_pde} \; \; \texttt{pdePtr;}
      return $ case pde of
        SectionPDE x _ _ \_ \Rightarrow x = addrFromPPtr pptr
      | SuperSectionPDE x _ \_ \Rightarrow x = addrFromPPtr pptr
      I_{-} \Rightarrow False
    od"
Raise an exception if a property does not hold.
throw_on_false :: "'e \Rightarrow bool s_monad \Rightarrow ('e + unit) s_monad" where
"throw_on_false ex f \equiv doE v \leftarrow liftE f; unlessE v $ throwError ex odE"
Unmap a mapped page if the given mapping details are still current.
definition
unmap_page :: "vm_pgsz \Rightarrow asid \Rightarrow vspace_ref \Rightarrow obj_ref \Rightarrow unit s_monad" where
"unmap_page magnitude asid vptr pptr \equiv doE
     pd \leftarrow find_pd_for_asid asid;
     liftE $ flush_page magnitude pd asid vptr;
     (case magnitude of
             {\tt ArmSmallPage} \, \Rightarrow \, {\tt doE}
               p \, \leftarrow \, \texttt{lookup\_pt\_slot} \, \, \texttt{pd} \, \, \, \texttt{vptr};
               throw_on_false arbitrary $
                     check_mapping_pptr pptr (Inl p);
               liftE $ do
                     store_pte p InvalidPTE;
                     do_machine_op $ cleanCacheMVA p
```

od

```
odE
         | ArmLargePage \Rightarrow doE
             p \; \leftarrow \; \texttt{lookup\_pt\_slot} \; \; \texttt{pd} \; \; \texttt{vptr};
             throw_on_false arbitrary $
                  check_mapping_pptr pptr (Inl p);
             liftE $ do
                  slots \leftarrow return (map (\lambdax. x + p) [0, 4 .e. 60]);
                  mapM (flip store_pte InvalidPTE) slots;
                  do_machine_op $ cleanCacheRange (hd slots) (last slots)
           odE
         | ArmSection \Rightarrow doE
             p ← returnOk (lookup_pd_slot pd vptr);
             throw_on_false arbitrary $
                  check_mapping_pptr pptr (Inr p);
             liftE $ do
                  store_pde p InvalidPDE;
                  do_machine_op $ cleanCacheMVA p
             od
           odE
         | ArmSuperSection \Rightarrow doE
             p ← returnOk (lookup_pd_slot pd vptr);
             throw_on_false arbitrary $
                  check_mapping_pptr pptr (Inr p);
             liftE $ do
                  slots \leftarrow return (map (\lambdax. x + p) [0, 4 .e. 60]);
                  mapM (flip store_pde InvalidPDE) slots;
                  do_machine_op $ cleanCacheRange (hd slots) (last slots)
              od
           odE)
odE <catch> (K $ return ())"
```

PageDirectory and PageTable capabilities cannot be copied until they have a virtual ASID and location assigned. This is because page directories cannot have multiple current virtual ASIDs and page tables cannot be shared between address spaces or virtual locations.

### definition

```
arch_derive_cap :: "arch_cap ⇒ arch_cap se_monad"
where
   "arch_derive_cap c ≡ case c of
    PageTableCap _ (Some x) ⇒ returnOk c
   | PageTableCap _ None ⇒ throwError IllegalOperation
   | PageDirectoryCap _ (Some x) ⇒ returnOk c
   | PageDirectoryCap _ None ⇒ throwError IllegalOperation
   | PageCap r R pgs x ⇒ returnOk (PageCap r R pgs None)
   | ASIDControlCap ⇒ returnOk c
```

No user-modifiable data is stored in ARM-specific capabilities.

### definition

```
\label{eq:arch_update_cap_data} arch\_update\_cap\_data :: "data <math>\Rightarrow arch\_cap \Rightarrow arch\_cap" where  "arch\_update\_cap\_data \ data \ c \equiv c"
```

Actions that must be taken on finalisation of ARM-specific capabilities.

```
{\tt arch\_finalise\_cap} \ :: \ "{\tt arch\_cap} \ \Rightarrow \ {\tt bool} \ \Rightarrow \ {\tt cap} \ {\tt s\_monad"} where
```

```
"arch_finalise_cap c x \equiv case (c, x) of
     (ASIDPoolCap ptr b, True) \Rightarrow do
    delete_asid_pool b ptr;
    return NullCap
  | (PageDirectoryCap ptr (Some a), True) \Rightarrow do
    delete_asid a ptr;
    return NullCap
  od
  | (PageTableCap ptr (Some (a, v)), True) \Rightarrow do
    unmap_page_table a v ptr;
    return NullCap
  od
  | (PageCap ptr \_ s (Some (a, v)), \_) \Rightarrow do
      unmap_page s a v ptr;
      return NullCap
  od
  | \_ \Rightarrow return NullCap"
Actions that must be taken to recycle ARM-specific capabilities.
  arch_recycle_cap :: "arch_cap \Rightarrow arch_cap s_monad"
where
  "arch_recycle_cap cap \equiv case cap of
    PageCap p _ sz _ \Rightarrow do_machine_op $ do
       clear_memory p (page_bits_for_size sz);
       return cap
    od
  | PageTableCap ptr mp \Rightarrow do
       pte\_bits \leftarrow return 2;
       slots \( \text{return [ptr, ptr + (1 << pt_bits) .e. ptr + (1 << pt_bits) - 1];}</pre>
       mapM_x (flip store_pte InvalidPTE) slots;
       do_machine_op $ cleanCacheRange ptr (ptr + (1 << pt_bits) - 1);</pre>
       case mp of None \Rightarrow return ()
        | Some (a, v) \Rightarrow do
            {\tt pdOpt} \; \leftarrow \; {\tt page\_table\_mapped} \; \; {\tt a} \; \; {\tt v} \; \; {\tt ptr};
            case pdOpt of None \Rightarrow return ()
              | Some pd \Rightarrow invalidate_tlb_by_asid a
       od:
       return cap
    od
  | PageDirectoryCap ptr ma \Rightarrow do
       pde_bits ← return 2;
       indices ← return [0 .e. (kernel_base >> page_bits_for_size ArmSection) - 1];
       offsets ← return (map (flip (op <<) pde_bits) indices);
       slots \leftarrow return (map (\lambdax. x + ptr) offsets);
       mapM_x (flip store_pde InvalidPDE) slots;
       do_machine_op $ cleanCacheRange ptr (ptr + (1 << pd_bits) - 1);</pre>
       case ma of None \Rightarrow return ()
          | Some a \Rightarrow doE
              pd' \; \leftarrow \; \texttt{find\_pd\_for\_asid} \; \; \texttt{a};
              liftE $ when (pd' = ptr) $ invalidate_tlb_by_asid a
            odE <catch> K (return ());
       copy_global_mappings ptr;
       return cap
  \mid ASIDControlCap \Rightarrow return ASIDControlCap
  | ASIDPoolCap ptr base \Rightarrow do
```

```
asid_table ← gets (arm_asid_table ∘ arch_state);
when (asid_table (asid_high_bits_of base) = Some ptr) $ do
    delete_asid_pool base ptr;
    set_asid_pool ptr empty;
    asid_table ← gets (arm_asid_table ∘ arch_state);
    asid_table          ← return (asid_table (asid_high_bits_of base → ptr));
    modify (λs. s (| arch_state := (arch_state s) (| arm_asid_table := asid_table', |||))
    od;
    return cap
od"
```

A thread's virtual address space capability must be to a page directory to be valid on the ARM architecture.

### definition

```
is_valid_vtable_root :: "cap \Rightarrow bool" where "is_valid_vtable_root c \equiv \exists r a. c = ArchObjectCap (PageDirectoryCap r (Some a))"
```

A thread's IPC buffer capability must be to a page that is capable of containing the IPC buffer without the end of the buffer spilling into another page.

```
definition
  {\tt cap\_transfer\_data\_size} :: nat where
  "cap_transfer_data_size \equiv 3"
definition
  {\tt msg\_max\_length} \ :: \ {\tt nat} \ \ {\tt where}
 "msg_max_length \equiv 120"
definition
  msg_max_extra_caps :: nat where
 "msg_max_extra_caps \equiv 3"
definition
  msg_align_bits :: nat
  where
  \verb"msg_align_bits \equiv 2 + (\texttt{LEAST n. (cap\_transfer\_data\_size} + \verb"msg_max_length" + \verb"msg_max_extra\_caps")]
+ 2) \leq 2 \hat{n}'
lemma msg_align_bits:
  "msg_align_bits = 9"
definition
{\tt check\_valid\_ipc\_buffer} \ :: \ "{\tt vspace\_ref} \ \Rightarrow \ {\tt cap} \ \Rightarrow \ {\tt unit} \ {\tt se\_monad"} \ {\tt where}
"check_valid_ipc_buffer vptr c \equiv case c of
  (\texttt{ArchObjectCap} \ (\texttt{PageCap} \ \_ \ \_ \ \texttt{magnitude} \ \_)) \ \Rightarrow \ \texttt{doE}
     when
E (¬ is_aligned vptr msg_align_bits) \ throw
Error AlignmentError;
     returnOk ()
| \_ \Rightarrow throwError IllegalOperation"
```

On the ARM architecture capability and VM rights are the same type so intersecting them is straightforward.

### definition

```
\label{eq:mask_vm_rights} $$mask_vm_rights :: "vm_rights <math display="inline">\Rightarrow cap_rights \Rightarrow vm_rights" $$ where "mask_vm_rights V R \equiv V \cap R"$
```

Decode a user argument word describing the kind of VM attributes a mapping is to have.

### 21 ARM VSpace Functions

```
\label{eq:where where where attribs_from_word :: "word32 $\Rightarrow$ vm_attributes" where "attribs_from_word $w \equiv$ let $V = (if $w !!0 then {PageCacheable} else {})$ in if $w !!1$ then insert ParityEnabled $V$ else $V"$ }
```

Update the mapping data saved in a page or page table capability.

### definition

```
\label{eq:word32} $$ update_map_data :: "arch_cap \Rightarrow (word32 \times word32) \ option \Rightarrow arch_cap" \ where "update_map_data cap m \equiv case cap of PageCap p R sz \_ \Rightarrow PageCap p R sz m | PageTableCap p \_ \Rightarrow PageTableCap p m" $$
```

 $\quad \text{end} \quad$ 

## 22 IPC Cancelling

Cancel all message operations on threads currently queued within this synchronous message endpoint. Threads so queued are placed in the Restart state. Once scheduled they will reattempt the operation that previously caused them to be queued here.

### definition

The badge stored by thread waiting on a message send operation.

### $\mathbf{primrec}$

```
blocking_ipc_badge :: "thread_state \Rightarrow badge"
where
  "blocking_ipc_badge (BlockedOnSend t payload) = sender_badge payload"
```

Cancel all message send operations on threads queued in this endpoint and using a particular badge.

```
ep_cancel_badged_sends :: "obj_ref ⇒ badge ⇒ unit s_monad"
where

"ep_cancel_badged_sends epptr badge ≡ do
    ep ← get_endpoint epptr;
    case ep of
        IdleEP ⇒ return ()
```

Cancel all message operations on threads queued in an asynchronous endpoint.

```
definition
```

The endpoint pointer stored by a thread waiting for a message to be transferred in either direction.

### definition

Cancel whatever IPC operation a thread is engaged in.

### definition

Finalise a capability if the capability is known to be of the kind which can be finalised immediately. This is a simplified version of the finalise\_cap operation.

### fun

```
fast\_finalise :: "cap <math>\Rightarrow bool \Rightarrow unit s\_monad"
where
  "fast_finalise NullCap
                                            final = return ()"
| "fast_finalise (ReplyCap r m)
                                            final = return ()"
| "fast_finalise (EndpointCap r b R)
                                            final =
      (when final $ ep_cancel_all r)"
| "fast_finalise (AsyncEndpointCap r b R) final =
      (when final $ aep_cancel_all r)"
| "fast_finalise (CNodeCap r bits g)
                                            final = fail"
| "fast_finalise (ThreadCap r)
                                           final = fail"
| "fast_finalise (Zombie r b n)
                                           final = fail"
| "fast_finalise IRQControlCap
                                           final = fail"
| "fast_finalise (IRQHandlerCap irq)
                                           final = fail"
| "fast_finalise (UntypedCap r n)
                                           final = fail"
| "fast_finalise (ArchObjectCap a)
                                            final = fail"
```

The optional IRQ stored in a capability, presented either as an optional value or a set.

#### definition

```
cap_irq_opt :: "cap \Rightarrow irq option" where "cap_irq_opt cap \equiv case cap of IRQHandlerCap irq \Rightarrow Some irq | _ \Rightarrow None"
```

### definition

```
cap_irqs :: "cap ⇒ irq set" where
"cap_irqs cap ≡ Option.set (cap_irq_opt cap)"
```

Detect whether a capability is the final capability to a given object remaining in the system. Finalisation actions need to be taken when the final capability to the object is deleted.

### definition

```
is_final_cap' :: "cap \Rightarrow state \Rightarrow bool" where "is_final_cap' cap s \equiv \exists cref. {cref. \exists cap'. fst (get_cap cref s) = {(cap', s)} \land (obj_refs cap \cap obj_refs cap' \neq {} \lor cap_irqs cap \cap cap_irqs cap' \neq {})} = {cref}"
```

### definition

```
is_final_cap :: "cap \Rightarrow bool s_monad" where "is_final_cap cap \equiv gets (is_final_cap' cap)"
```

Actions to be taken after an IRQ handler capability is deleted.

### definition

```
\label{eq:deleted_irq_handler} \begin{tabular}{ll} \begin{tabular}{ll} deleted_irq_handler & irq \equiv set_irq_state & IRQInactive & irq \end{tabular}
```

Empty a capability slot assuming that the capability in it has been finalised already.

```
empty_slot :: "cslot_ptr \Rightarrow irq option \Rightarrow unit s_monad"
where
"empty_slot slot free_irq \Rightarrow do
    cap \Lappa get_cap slot;
    if cap = NullCap then
        return ()
    else do
        cdt \Lappa gets cdt;
        parent \Lappa return $ cdt slot;
        set_cdt ((\lambda p. if cdt p = Some slot))
```

Delete a capability with the assumption that the fast finalisation process will be sufficient.

#### definition

```
cap_delete_one :: "cslot_ptr ⇒ unit s_monad" where
"cap_delete_one slot ≡ do
   cap ← get_cap slot;
   unless (cap = NullCap) $ do
     final ← is_final_cap cap;
     fast_finalise cap final;
     empty_slot slot None
   od
   od"
```

Cancel the message receive operation of a thread waiting for a Reply capability it has issued to be invoked.

### definition

```
reply_ipc_cancel :: "obj_ref ⇒ unit s_monad"
where
"reply_ipc_cancel tptr ≡ do
    thread_set (λtcb. tcb (| tcb_fault := None |)) tptr;
    cap ← get_cap (tptr, tcb_cnode_index 2);
    descs ← gets (descendants_of (tptr, tcb_cnode_index 2) o cdt);
    when (descs ≠ {}) $ do
        assert (∃cslot_ptr. descs = {cslot_ptr});
        cslot_ptr ← select descs;
        cap_delete_one cslot_ptr
    od
    od"
```

Cancel the message receive operation of a thread queued in an asynchronous endpoint.

### definition

Cancel any message operations a given thread is waiting on.

```
ipc_cancel :: "obj_ref \Rightarrow unit s_monad"
where
   "ipc_cancel tptr \Rightarrow do
```

```
state \leftarrow get_thread_state tptr;
case state
  of
    BlockedOnSend x y \Rightarrow blocked_ipc_cancel state tptr
    | BlockedOnReceive x d \Rightarrow blocked_ipc_cancel state tptr
    | BlockedOnAsyncEvent event \Rightarrow async_ipc_cancel tptr event
    | BlockedOnReply \Rightarrow reply_ipc_cancel tptr
    | \Rightarrow return ()
od"
```

Suspend a thread, cancelling any pending operations and preventing it from further execution by setting it to the Inactive state.

```
definition
```

```
suspend :: "bool \Rightarrow obj_ref \Rightarrow unit s_monad"
where
   "suspend lazy thread \End{a} do
      ipc_cancel thread;
      set_thread_state thread Inactive
   od"
```

end

theory NonDetMonadLemmas imports NonDetMonad begin

# 22.1 General Lemmas Regarding the Nondeterministic State Monad

## 22.1.1 Congruence Rules for the Function Package

```
lemma bind_cong[fundef_cong]:
  "\llbracket \ f = f'; \  \, \backslash v \ s \ s'. \  \, (v, \ s') \in fst \  \, (f' \ s) \implies g \ v \ s' = g' \ v \ s' \ \rrbracket \implies f >>= g = f' >>= g''
lemma bind_apply_cong [fundef_cong]:
  "[ f s = f' s'; \landrv st. (rv, st) \in fst (f' s') \Longrightarrow g rv st = g' rv st ]
        \implies (f >>= g) s = (f' >>= g') s'"
lemma bindE_cong[fundef_cong]:
  "[ M = M' ; \landv s s'. (Inr v, s') \in fst (M' s) \Longrightarrow N v s' = N' v s' ] \Longrightarrow bindE M N = bindE M'
lemma bindE_apply_cong[fundef_cong]:
  "[\![ f s = f' s'; \land rv st. (Inr rv, st) \in fst (f' s') \Longrightarrow g rv st = g' rv st ]\!]
  \implies (f >>=E g) s = (f' >>=E g') s'"
lemma K_bind_apply_cong[fundef_cong]:
  "[ f st = f' st' ] \implies K_bind f arg st = K_bind f' arg' st'" 
lemma when_apply_cong[fundef_cong]:
  "[C = C'; s = s'; C' \implies m s' = m' s'] \implies whenE C m s = whenE C' m' s'"
lemma unless_apply_cong[fundef_cong]:
  "[ C = C'; s = s'; \neg C' \Longrightarrow m s' = m' s' ] \Longrightarrow unlessE C m s = unlessE C' m' s'"
```

```
lemma whenE_apply_cong[fundef_cong]:
    "[ C = C'; s = s'; C' \iffram m s' = m' s' ] \iffram whenE C m s = whenE C' m' s'"
lemma unlessE_apply_cong[fundef_cong]:
    "[ C = C'; s = s'; \to C' \iffram m s' = m' s' ] \iffram unlessE C m s = unlessE C' m' s'"
```

## 22.1.2 Simplifying Monads

```
lemma nested_bind [simp]:
  "do x \leftarrow do y \leftarrow f; return (g y) od; h x od =
   do y <- f; h (g y) od"
\mathbf{lemma} \ \mathtt{fail\_bind} \ [\mathtt{simp}]:
  "fail >>= f = fail"
lemma fail_bindE [simp]:
  "fail >>=E f = fail"
lemma assert_False [simp]:
  "assert False >>= f = fail"
lemma assert_True [simp]:
  "assert True >>= f = f ()"
lemma assertE_False [simp]:
  "assertE False >>=E f = fail"
lemma assertE_True [simp]:
  "assertE True >>=E f = f ()"
lemma when_False [simp]:
  "when False g >>= f = f ()"
lemma when_True [simp]:
  "when True g >>= f = g >>= f"
lemma whenE_False [simp]:
  "whenE False g >>=E f = f ()"
lemma whenE_True [simp]:
  "whenE True g >>=E f = g >>=E f"
lemma unlessE_whenE:
  "unlessE P = whenE (~P)"
lemma unless_when:
  "unless P = when (P)"
```

end

# 23 CSpace

```
theory CSpace_A imports ArchVSpace_A IpcCancel_A NonDetMonadLemmas begin
```

This theory develops an abstract model of *capability spaces*, or CSpace, in seL4. The CSpace of a thread can be thought of as the set of all capabilities it has access to. More precisely, it is a directed graph of CNodes starting in the CSpace slot of a TCB. Capabilities are accessed from the user side by specifying a path in this graph. The kernel internally uses references to CNodes with an index into the CNode to identify capabilities.

The following sections show basic manipulation of capabilities, resolving user-specified, path-based capability references into internal kernel references, transfer, revokation, deletion, and finally toplevel capability invocations.

# 23.1 Basic capability manipulation

Interpret a set of rights from a user data word.

### definition

```
data_to_rights :: "data \Rightarrow cap_rights" where "data_to_rights data \equiv let w = data_to_16 data in {x. case x of AllowWrite \Rightarrow w !! 0 | AllowRead \Rightarrow w !! 1 | AllowGrant \Rightarrow w !! 2}"
```

Check that a capability stored in a slot is not a parent of any other capability.

### definition

```
ensure_no_children :: "cslot_ptr ⇒ unit se_monad" where
"ensure_no_children cslot_ptr ≡ doE
  cdt ← liftE $ gets cdt;
  whenE (∃c. cdt c = Some cslot_ptr) (throwError RevokeFirst)
odE"
```

Derive a cap into a form in which it can be copied. For internal reasons not all capability types can be copied at all times and not all capability types can be copied unchanged.

### definition

```
derive_cap :: "cslot_ptr ⇒ cap ⇒ cap se_monad" where
"derive_cap slot cap ≡
  case cap of
    ArchObjectCap c ⇒ liftME ArchObjectCap $ arch_derive_cap c
    | UntypedCap ptr sz ⇒ doE ensure_no_children slot; returnOk cap odE
    | Zombie ptr n sz ⇒ returnOk NullCap
    | ReplyCap ptr m ⇒ returnOk NullCap
    | IRQControlCap ⇒ returnOk NullCap
    | _ ⇒ returnOk cap"
```

Transform a capability on request from a user thread. The user-supplied argument word is interpreted differently for different cap types. If the preserve flag is set this transformation is being done in-place which means some changes are disallowed because they would invalidate existing CDT relationships.

### definition

```
update_cap_data :: "bool \Rightarrow data \Rightarrow cap \Rightarrow cap" where
"update_cap_data preserve w cap \equiv
  if is_ep_cap cap then
    if cap_ep_badge cap = 0 \land \neg preserve then
      badge_update w cap
    else NullCap
  else if is_aep_cap cap then
    if cap_ep_badge cap = 0 \land \neg preserve then
      badge_update w cap
    else NullCap
  else if is_cnode_cap cap then
        (oref, bits, guard) = the_cnode_cap cap;
        rights_bits = 3;
        guard_bits = 18;
        guard_size_bits = 5;
        guard_size' = unat ((w >> rights_bits) && mask guard_size_bits);
        guard'' = (w >> (rights_bits + guard_size_bits)) && mask guard_bits;
        guard' = drop (size guard'' - guard_size') (to_bl guard'')
        if guard_size' + bits > word_bits
        then NullCap
        else CNodeCap oref bits guard'
  else if is_arch_cap cap then
    ArchObjectCap $ arch_update_cap_data w (the_arch_cap cap)
  else
    cap"
```

# 23.2 Resolving capability references

Recursively looks up a capability address to a CNode slot by walking over multiple CNodes until all the bits in the address are used or there are no further CNodes.

```
function resolve_address_bits :: "cap × cap_ref ⇒ (cslot_ptr × cap_ref) lf_monad"
where
  "resolve_address_bits (cap, cref) =
  (case cap of
     CNodeCap oref radix_bits guard ⇒
     if radix_bits + size guard = 0 then
       fail (* nothing is translated: table broken *)
     else doE
       whenE (\neg guard \leq cref)
             (* guard does not match *)
             (throwError $ GuardMismatch (size cref) guard);
       whenE (size cref < radix_bits + size guard)</pre>
             (* not enough bits to resolve: table malformed *)
             (throwError $ DepthMismatch (size cref) (radix_bits+size guard));
       offset \( \text{returnOk $ take radix_bits (drop (size guard) cref);}
       rest \( \text{returnOk $ drop (radix_bits + size guard) cref;}
       if rest = [] then
         returnOk ((oref,offset), [])
       else doE
         next_cap \( \) liftE \( \) get_cap (oref, offset);
         if is_cnode_cap next_cap then
```

```
resolve_address_bits (next_cap, rest)
          else
            returnOk ((oref,offset), rest)
        odF.
     odF.
   | _ ⇒ throwError InvalidRoot)"
lemma rab_termination:
  "∀cref guard radix_bits.
     \neg length cref < radix_bits + length guard \land
    (0 < radix\_bits \lor guard \neq []) \longrightarrow
      length cref - (radix_bits + length guard) < length cref"</pre>
termination
Specialisations of the capability lookup process to various standard cases.
definition
  lookup\_slot\_for\_thread :: "obj\_ref \Rightarrow cap\_ref \Rightarrow (cslot\_ptr \times cap\_ref) lf\_monad"
where
  "lookup_slot_for_thread thread cref \equiv doE
     tcb ← liftE $ gets_the $ get_tcb thread;
     resolve_address_bits (tcb_ctable tcb, cref)
  odE"
definition
  lookup\_slot\_for\_current\_thread :: "cap\_ref \Rightarrow (cslot\_ptr \times cap\_ref) \ lf\_monad"
where
  \verb"lookup_slot_for_current_thread cref \equiv doE
     thread ← liftE $ gets cur_thread;
     lookup_slot_for_thread thread cref
  odE"
definition
  lookup_cap_and_slot :: "cap_ref \Rightarrow (cap \times cslot_ptr) lf_monad" where
  "lookup_cap_and_slot cptr \equiv doE
       (\texttt{slot, cr}) \; \leftarrow \; \texttt{lookup\_slot\_for\_current\_thread cptr};
      cap \( \text{liftE $ get_cap slot;} \)
      returnOk (cap, slot)
  odE"
definition
  lookup_cap_for_thread :: "obj_ref ⇒ cap_ref ⇒ cap lf_monad" where
  "lookup_cap_for_thread thread ref \equiv doE
      (ref', _) ← lookup_slot_for_thread thread ref;
     liftE $ get_cap ref'
   odE"
definition
  lookup\_cap :: "cap\_ref \Rightarrow cap lf\_monad" where
  \verb"lookup_cap ref \equiv \verb"doE"
     thread ← liftE $ gets cur_thread;
     lookup_cap_for_thread thread ref
   odE"
definition
  lookup_slot_for_cnode_op ::
  "bool \Rightarrow cap \Rightarrow cap_ref \Rightarrow nat \Rightarrow cslot_ptr se_monad"
```

```
where
 "lookup_slot_for_cnode_op is_source root ptr depth \equiv
  if is_cnode_cap root then
  doF.
    whenE (depth < 1 \times depth > word_bits)
       $ throwError (RangeError 1 (of_nat word_bits));
    lookup_error_on_failure is_source $ doE
       ptrbits_for_depth \( \tau \) returnOk $ drop (length ptr - depth) ptr;
       (slot, rem) ← resolve_address_bits (root, ptrbits_for_depth);
       case rem of
         [] \Rightarrow return0k slot
       | _ ⇒ throwError $ DepthMismatch (length rem) 0
    odE
  odE
  else
    throwError (FailedLookup is_source InvalidRoot)"
definition
  lookup_source_slot :: "cap \Rightarrow cap_ref \Rightarrow nat \Rightarrow cslot_ptr se_monad"
 "lookup_source_slot \equiv lookup_slot_for_cnode_op True"
definition
  lookup_target_slot :: "cap \Rightarrow cap_ref \Rightarrow nat \Rightarrow cslot_ptr se_monad"
where
\verb"lookup_target_slot \equiv \verb"lookup_slot_for_cnode_op False""
definition
  \texttt{lookup\_pivot\_slot} \ :: \ \texttt{"cap} \ \Rightarrow \ \texttt{cap\_ref} \ \Rightarrow \ \texttt{nat} \ \Rightarrow \ \texttt{cslot\_ptr} \ \texttt{se\_monad"}
where
 "lookup_pivot_slot \equiv lookup_slot_for_cnode_op True"
```

# 23.3 Transferring capabilities

These functions are used in interpreting from user arguments the manner in which a capability transfer should take place.

```
record captransfer =
  ct_receive_root :: cap_ref
  ct_receive_index :: cap_ref
  ct_receive_depth :: data
definition
  captransfer_size :: "nat" — in words
where
  "captransfer_size \equiv 3"
definition
  {\tt captransfer\_from\_words} \ :: \ "{\tt word32} \ \Rightarrow \ {\tt captransfer} \ {\tt s\_monad"}
  "captransfer_from_words ptr \equiv do
     w0 ← do_machine_op $ loadWord ptr;
     w1 \leftarrow do_machine_op $ loadWord (ptr + word_size);
     w2 \leftarrow do_machine_op $ loadWord (ptr + 2 * word_size);
     return ( ct_receive_root = data_to_cptr w0,
                ct_receive_index = data_to_cptr w1,
```

```
ct_receive_depth = w2 |
   od"
definition
 load\_cap\_transfer :: "obj\_ref \Rightarrow captransfer s\_monad" where
 "load_cap_transfer buffer \equiv do
     offset \( \text{return $ msg_max_length + msg_max_extra_caps + 2;}
     captransfer_from_words (buffer + of_nat offset * word_size)
  od"
fun
  get_receive_slots :: "obj_ref ⇒ obj_ref option ⇒
                           (cslot_ptr list) s_monad"
where
  "get_receive_slots thread (Some buffer) = do
     ct \( \to \) load_cap_transfer buffer;
     empty_on_failure $ doE
       cnode \( \text{unify_failure $} \)
                   lookup_cap_for_thread thread (ct_receive_root ct);
       slot \( unify_failure $ lookup_target_slot cnode
                   (ct_receive_index ct) (unat (ct_receive_depth ct));
       cap \( \text{liftE $ get_cap slot;} \)
       whenE (cap \neq NullCap) (throwError ());
       returnOk [slot]
     odE
   od"
  "get_receive_slots x None = return []"
```

# 23.4 Revoking and deleting capabilities

Deletion of the final capability to any object is a long running operation if the capability is of these types.

```
{\tt long\_running\_delete} \ :: \ {\tt "cap} \ \Rightarrow \ {\tt bool"} \ \ {\tt where}
 "long_running_delete cap \equiv case cap of
     {\tt CNodeCap} ptr bits gd \Rightarrow True
   | Zombie ptr bits n \Rightarrow True
   | ThreadCap ptr ⇒ True
   | \_ \Rightarrow False"
definition
   \verb|slot_cap_long_running_delete| :: "cslot_ptr \Rightarrow \verb|bool s_monad"|
where
   \verb"slot_cap_long_running_delete slot \equiv \verb"do"
       \texttt{cap} \, \leftarrow \, \texttt{get\_cap slot};
       case cap of
            NullCap \Rightarrow return False
          I \ \_ \Rightarrow do
               final \( \text{is_final_cap cap;} \)
                return (final \( \) long_running_delete cap)
```

```
od"
```

Swap the contents of two capability slots. The capability parameters are the new states of the capabilities, as the user may request that the capabilities are transformed as they are swapped.

### definition

```
\texttt{cap\_swap} \ :: \ \texttt{"cap} \ \Rightarrow \ \texttt{cslot\_ptr} \ \Rightarrow \ \texttt{cap} \ \Rightarrow \ \texttt{cslot\_ptr} \ \Rightarrow \ \texttt{unit} \ \texttt{s\_monad"}
"cap_swap cap1 slot1 cap2 slot2 \equiv
  set_cap cap2 slot1;
  set_cap cap1 slot2;
  cdt \leftarrow gets cdt;
   (* update children: *)
  cdt' \leftarrow return (\lambdan. if cdt n = Some slot1
                              then Some slot2
                              else if cdt n = Some slot2
                              then Some slot1
                              else cdt n);
   (* update parents: *)
  set_cdt (cdt' (slot1 := cdt' slot2, slot2 := cdt' slot1));
  is\_original \leftarrow gets is\_original\_cap;
  set_original slot1 (is_original slot2);
  set_original slot2 (is_original slot1)
od"
```

Move a capability from one slot to another. Once again the new capability is a parameter as it may be transformed while it is moved.

### definition

```
cap_move :: "cap ⇒ cslot_ptr ⇒ cslot_ptr ⇒ unit s_monad"
where
   "cap_move new_cap src_slot dest_slot ≡ do
   set_cap new_cap dest_slot;
   set_cap NullCap src_slot;

cdt ← gets cdt;
   parent ← return $ cdt src_slot;
   cdt' ← return $ cdt(dest_slot := parent, src_slot := None);
   set_cdt (\lambda r. if cdt' r = Some src_slot then Some dest_slot else cdt' r);
   is_original ← gets is_original_cap;
   set_original dest_slot (is_original src_slot)
```

This version of capability swap does not change the capabilities that are swapped, passing the existing capabilities to the more general function.

### definition

```
cap_swap_for_delete :: "cslot_ptr ⇒ cslot_ptr ⇒ unit s_monad"
where
  "cap_swap_for_delete slot1 slot2 ≡
  when (slot1 ≠ slot2) $ do
    cap1 ← get_cap slot1;
    cap2 ← get_cap slot2;
    cap_swap cap1 slot1 cap2 slot2
  od"
```

The type of possible recursive deletes.

```
datatype
```

```
rec_del_call
= CTEDeleteCall cslot_ptr bool
| FinaliseSlotCall cslot_ptr bool
| ReduceZombieCall cap cslot_ptr bool
```

Locate the nth capability beyond some base capability slot.

### definition

```
locate_slot :: "cslot_ptr \Rightarrow nat \Rightarrow cslot_ptr" where "locate_slot \equiv \lambda(a, b) n. (a, drop (32 - length b) (to_bl (of_bl b + of_nat n :: word32)))"
```

Actions to be taken after deleting an IRQ Handler capability.

### definition

```
deleting_irq_handler :: "irq \Rightarrow unit s_monad"
where
"deleting_irq_handler irq \Rightarrow do
    slot \Leftarrow get_irq_slot irq;
    cap_delete_one slot
    od"
```

Actions that must be taken when a capability is deleted. Returns a Zombie capability if deletion requires a long-running operation and also a possible IRQ to be cleared.

#### fun

```
finalise_cap :: "cap \Rightarrow bool \Rightarrow (cap \times irq option) s_monad"
where
  "finalise_cap NullCap
                                           final = return (NullCap, None)"
| "finalise_cap (UntypedCap r bits)
                                           final = return (NullCap, None)"
| "finalise_cap (ReplyCap r m)
                                           final = return (NullCap, None)"
| "finalise_cap (EndpointCap r b R)
                                           final =
      (liftM (K (NullCap, None)) $ when final $ ep_cancel_all r)"
| "finalise_cap (AsyncEndpointCap r b R) final =
      (liftM (K (NullCap, None)) $ when final $ aep_cancel_all r)"
| "finalise_cap (CNodeCap r bits g) final =
      return (if final then Zombie r (Some bits) (2 ^ bits) else NullCap, None)"
| "finalise_cap (ThreadCap r)
                                           final =
      do
         when final $ suspend False r;
         return (if final then (Zombie r None 5) else NullCap, None)
| "finalise_cap (Zombie r b n)
                                           final =
      do assert final; return (Zombie r b n, None) od"
| "finalise_cap IRQControlCap
                                          final = return (NullCap, None)"
| "finalise_cap (IRQHandlerCap irq)
                                          final = (
       if final then do
         deleting_irq_handler irq;
         return (NullCap, Some irq)
       od
       else return (NullCap, None))"
| "finalise_cap (ArchObjectCap a)
                                           final =
      (liftM (\lambdax. (x, None)) $ arch_finalise_cap a final)"
  can_fast_finalise :: "cap <math>\Rightarrow bool" where
 "can_fast_finalise cap \equiv case cap of
    ReplyCap r m \Rightarrow True
  | EndpointCap r b R \Rightarrow True
```

```
| AsyncEndpointCap r b R \Rightarrow True | NullCap \Rightarrow True | \_ \Rightarrow False"
```

This operation is used to delete a capability when it is known that a long-running operation is impossible. It is equivalent to calling the regular finalisation operation. It cannot be defined in that way as doing so would create a circular definition.

```
lemma fast_finalise_def2:
   "fast_finalise cap final = do
       assert (can_fast_finalise cap);
    result \( \times \) finalise_cap cap final;
    assert (result = (NullCap, None))
   od"
```

The finalisation process on a Zombie or Null capability is finished for all Null capabilities and for Zombies that cover no slots or only the slot they are currently stored in.

```
fun
```

```
cap_removeable :: "cap \Rightarrow cslot_ptr \Rightarrow bool"
where
   "cap_removeable NullCap slot = True"
| "cap_removeable (Zombie slot' bits n) slot =
        ((n = 0) \lor (n = 1 \lambda (slot', replicate (zombie_cte_bits bits) False) = slot))"
```

Checks for Zombie capabilities that refer to the CNode or TCB they are stored in.

## definition

The complete recursive delete operation.

```
function (sequential)
  rec_del :: "rec_del_call ⇒ (bool * irq option) p_monad"
where
  "rec_del (CTEDeleteCall slot exposed) s =
 (doE
     (\verb|success|, irq_freed|) \leftarrow \verb|rec_del| (FinaliseSlotCall slot exposed);
    without_preemption $ when (exposed \times success) $ empty_slot slot irq_freed;
    returnOk arbitrary
  odE) s"
  "rec_del (FinaliseSlotCall slot exposed) s =
    cap \( \times \) without_preemption $ get_cap slot;
    if (cap = NullCap)
    then returnOk (True, None)
    else (doE
       \texttt{is\_final} \leftarrow \texttt{without\_preemption} \ \$ \ \texttt{is\_final\_cap} \ \texttt{cap};
       (remainder, irqopt) \leftarrow without_preemption $ finalise_cap cap is_final;
       if (cap_removeable remainder slot)
       then returnOk (True, irqopt)
       else if (cap_cyclic_zombie remainder slot \land \neg exposed)
         without_preemption $ set_cap remainder slot;
         returnOk (False, None)
      odE
```

```
else doE
        without_preemption $ set_cap remainder slot;
        rec_del (ReduceZombieCall remainder slot exposed);
        preemption_point;
        rec_del (FinaliseSlotCall slot exposed)
      odE
    odE)
  odE) s"
| "rec_del (ReduceZombieCall (Zombie ptr bits (Suc n)) slot False) s =
    \verb"cn' \leftarrow return0k \$ first\_cslot\_of (Zombie ptr bits (Suc n));
    assertE (cn \neq slot);
    without_preemption $ cap_swap_for_delete cn slot;
    returnOk arbitrary
  odE) s"
 "rec_del (ReduceZombieCall (Zombie ptr bits (Suc n)) slot True) s =
    end_slot \( \tau \) returnOk (ptr, nat_to_cref (zombie_cte_bits bits) n);
    rec_del (CTEDeleteCall end_slot False);
    new_cap \( \times \) without_preemption $ get_cap slot;
    if (new_cap = Zombie ptr bits (Suc n))
    then without_preemption $ set_cap (Zombie ptr bits n) slot
    else assertE (new_cap = NullCap \lor
                   is_zombie new_cap \lambda first_cslot_of new_cap = slot
                    \land first_cslot_of (Zombie ptr bits (Suc n)) \neq slot);
    returnOk arbitrary
  odE) s"
 "rec_del (ReduceZombieCall cap slot exposed) s =
 fail s"
Delete a capability by calling the recursive delete operation.
definition
  cap\_delete :: "cslot\_ptr \Rightarrow unit p\_monad" where
 "cap_delete slot \equiv doE rec_del (CTEDeleteCall slot True); returnOk () odE"
Prepare the capability in a slot for deletion but do not delete it.
definition
  finalise_slot :: "cslot_ptr \Rightarrow bool \Rightarrow (bool * irq option) p_monad"
  "finalise_slot p e \equiv rec_del (FinaliseSlotCall p e)"
Helper functions for the type of recursive delete calls.
primrec
  exposed_rdcall :: "rec_del_call \Rightarrow bool"
where
  "exposed_rdcall (CTEDeleteCall slot exposed) = exposed"
| "exposed_rdcall (FinaliseSlotCall slot exposed) = exposed"
| "exposed_rdcall (ReduceZombieCall cap slot exposed) = exposed"
primrec
  isCTEDeleteCall :: "rec_del_call \Rightarrow bool"
where
  "isCTEDeleteCall (CTEDeleteCall slot exposed) = True"
```

```
| "isCTEDeleteCall (FinaliseSlotCall slot exposed) = False"
| "isCTEDeleteCall (ReduceZombieCall cap slot exposed) = False"
primrec
  slot_rdcall :: "rec_del_call \Rightarrow cslot_ptr"
  "slot_rdcall (CTEDeleteCall slot exposed) = slot"
| "slot_rdcall (FinaliseSlotCall slot exposed) = slot"
| "slot_rdcall (ReduceZombieCall cap slot exposed) = slot"
Revoke the derived capabilities of a given capability, deleting them all.
function cap_revoke :: "cslot_ptr ⇒ unit p_monad"
where
"cap\_revoke slot s = (doE
    cap \( \times \) without_preemption $ get_cap slot;
    \mathtt{cdt} \; \leftarrow \; \mathtt{without\_preemption} \; \$ \; \mathtt{gets} \; \mathtt{cdt};
    descendants \( \tau \) returnOk $ descendants_of slot cdt;
    whenE (cap \neq NullCap \wedge descendants \neq {}) (doE
       \texttt{child} \leftarrow \texttt{without\_preemption} \texttt{\$ select descendants;}
       cap \( \times \) without_preemption $ get_cap child;
       assertE (cap \neq NullCap);
       cap_delete child;
       preemption_point;
       cap_revoke slot
    odE)
odE) s"
```

# 23.5 Inserting and moving capabilities

## definition

```
get_badge :: "cap ⇒ badge option" where
"get_badge cap ≡ case cap of
   AsyncEndpointCap oref badge cr ⇒ Some badge
| EndpointCap oref badge cr ⇒ Some badge
| _ ⇒ None"
```

For some purposes capabilities to physical objects are treated differently to others.

## definition

```
 arch\_is\_physical :: "arch\_cap \Rightarrow bool" \ where \\ "arch\_is\_physical \ cap \equiv case \ cap \ of \ ASIDControlCap \Rightarrow False \ | \ \_ \Rightarrow True"
```

## definition

```
is_physical :: "cap ⇒ bool" where
"is_physical cap ≡ case cap of
  NullCap ⇒ False
| IRQControlCap ⇒ False
| IRQHandlerCap _ ⇒ False
| ReplyCap _ _ ⇒ False
| ArchObjectCap c ⇒ arch_is_physical c
| _ ⇒ True"
```

Check whether the second capability is to the same object or an object contained in the region of the first one.

### fun

```
{\tt arch\_same\_region\_as} \; :: \; {\tt "arch\_cap} \; \Rightarrow \; {\tt arch\_cap} \; \Rightarrow \; {\tt bool"}
```

```
where
  "arch_same_region_as (PageCap r R s x) (PageCap r' R' s' x') =
     topA = r + (1 \ll page\_bits\_for\_size s) - 1;
     topB = r' + (1 \ll page_bits_for_size s') - 1
   in r \leq r' \wedge topA \geq topB \wedge r' \leq topB)"
| "arch_same_region_as (PageTableCap r x) (PageTableCap r' x') = (r' = r)"
| "arch_same_region_as (PageDirectoryCap r x) (PageDirectoryCap r' x') = (r' = r)"
| "arch_same_region_as ASIDControlCap ASIDControlCap = True"
| "arch_same_region_as (ASIDPoolCap r a) (ASIDPoolCap r' a') = (r' = r)"
| "arch_same_region_as _ _ = False"
fun
  same_region_as :: "cap <math>\Rightarrow cap \Rightarrow bool"
where
  "same_region_as NullCap c' = False"
| "same_region_as (UntypedCap r bits) c' =
    (is_physical c' \wedge
     r < obj\_ref\_of c' \land
     obj_ref_of c' \leq obj_ref_of c' + obj_size c' - 1 \wedge
     obj_ref_of c' + obj_size c' - 1 \le r + (1 \iff bits) - 1)"
| "same_region_as (EndpointCap r b R) c' =
    (is_ep_cap c' \land obj_ref_of c' = r)"
| "same_region_as (AsyncEndpointCap r b R) c' =
    (is_aep_cap c' \lambda obj_ref_of c' = r)"
| "same_region_as (CNodeCap r bits g) c' =
    (is_cnode_cap c' \land obj_ref_of c' = r \land bits_of c' = bits)"
| "same_region_as (ReplyCap n m) c' = (∃m'. c' = ReplyCap n m')"
| "same_region_as (ThreadCap r) c' =
    (is_thread_cap c' \lambda obj_ref_of c' = r)"
| "same_region_as (Zombie r b n) c' = False"
| "same_region_as (IRQControlCap) c' =
    (c' = IRQControlCap ∨ (∃n. c' = IRQHandlerCap n))"
| "same_region_as (IRQHandlerCap n) c' =
    (c' = IRQHandlerCap n)"
| "same_region_as (ArchObjectCap a) c' =
    (case c' of ArchObjectCap a' \Rightarrow arch_same_region_as a a' | _ \Rightarrow False)"
Check whether two capabilities are to the same object.
definition
  same\_object\_as :: "cap \Rightarrow cap \Rightarrow bool" where
 "same_object_as cp cp' \equiv
   (case (cp, cp') of
      (UntypedCap r bits, _) \Rightarrow False
    | (IRQControlCap, IRQHandlerCap n) \Rightarrow False
    | (ArchObjectCap (PageCap ref _ pgsz _),
       ArchObjectCap (PageCap ref' _ pgsz' _))
          | _ ⇒ same_region_as cp cp')"
```

The function  $should_be_parent_of$  checks whether an existing capability should be a parent of another to-be-inserted capability. The test is the following: For capability c to be a parent of capability c', c needs to be the original capability to the object and needs to cover the same memory region as c' (i.e. cover the same object). In the case of endpoint capabilities, if c is a badged endpoint cap (badge  $\neq 0$ ), then it should be a parent of c' if c' has the same badge and is itself not an original badged endpoint cap.



Figure 23.1: Example capability derivation tree.

Figure 23.1 shows an example capability derivation tree that illustrates a standard scenario: the top level is a large untyped capability, the second level splits this capability into two regions covered by their own untyped caps, both are children of the first level. The third level on the left is a copy of the level 2 untyped capability. Untyped capabilities when copied always create children, never siblings. In this scenario, the untyped capability was typed into two separate objects, creating two capabilities on level 4, both are the original capability to the respective object, both are children of the untyped capability they were created from.

Ordinary original capabilities can have one level of derived capabilities (created, for instance, by the copy or mint operations). Further copies of these derived capabilities will create sibling, in this case remaining on level 5. There is an exception to this scheme for endpoint capabilities — they support an additional layer of depth with the concept of badged and unbadged endpoints. The original endpoint capability will be unbadged. Using the mint operation, a copy of the capability with a specific badge can be created. This new, badged capability to the same object is treated as an original capability (the "original badged endpoint capability") and supports one level of derived children like other capabilities.

### definition

```
should_be_parent_of :: "cap \Rightarrow bool \Rightarrow cap \Rightarrow bool" where
"should_be_parent_of c original c' original' \Exists
original \Lambda
same_region_as c c' \Lambda
(case c of
    EndpointCap ref badge R \Rightarrow badge \neq 0 \rightarrow cap_ep_badge c' = badge \Lambda \rightarrow original'
| AsyncEndpointCap ref badge R \Rightarrow badge \neq 0 \rightarrow cap_ep_badge c' = badge \Lambda \rightarrow original'
| \_ \Rightarrow True)"
```

Insert a new capability as either a sibling or child of an existing capability. The function should\_be\_parent\_of will determines which it will be.

The term for dest\_original determines if the new capability should be counted as the original capability to the object. This test is usually false, apart from the exceptions listed (newly badged endpoint capabilities, irq handlers, and untyped caps).

```
cap_insert :: "cap \Rightarrow cslot_ptr \Rightarrow cslot_ptr \Rightarrow unit s_monad" where "cap_insert new_cap src_slot dest_slot \equiv do
```

```
src_cap \( \text{get_cap src_slot}; \)
  {\tt dest\_original} \, \leftarrow \, {\tt return} \, \, ({\tt if} \, \, {\tt is\_ep\_cap} \, \, {\tt new\_cap} \, \, {\tt then} \, \,
                                    cap_ep_badge new_cap \neq cap_ep_badge src_cap
                                else if is_aep_cap new_cap then
                                    cap_ep_badge new_cap \neq cap_ep_badge src_cap
                                else if ∃irq. new_cap = IRQHandlerCap irq then
                                    src_cap = IRQControlCap
                                else is_untyped_cap new_cap);
  old_cap \( \text{get_cap dest_slot}; \)
  assert (old_cap = NullCap);
  set_cap new_cap dest_slot;
  is_original ← gets is_original_cap;
  src\_parent \leftarrow return \$
     should_be_parent_of src_cap (is_original src_slot) new_cap dest_original;
  update_cdt (\lambdacdt. cdt (dest_slot := if src_parent
                                             then Some src_slot
                                              else cdt src_slot));
  set_original dest_slot dest_original
od"
```

# 23.6 Recycling capabilities

Overwrite the capabilities stored in a TCB while preserving the register set and other fields.

### definition

Restore a finalised capability to its original form and also restore some aspects of the associated object to their original state.

```
return cap
od
| ArchObjectCap c \Rightarrow liftM ArchObjectCap $ arch_recycle_cap c
| _ \Rightarrow return cap"
```

Recycle the capability stored in a slot, including finalising it as though it were to be deleted and then restoring it to its original state.

### definition

```
cap_recycle :: "cslot_ptr ⇒ unit p_monad" where
"cap_recycle slot ≡ doE
  cap_revoke slot;
  finalise_slot slot True;
  without_preemption $ do
      cap ← get_cap slot;
      unless (cap = NullCap) $ do
            cap' ← recycle_cap $ cap;
            set_cap cap' slot
      od
      od
      od
      od
      od
      od
```

Only caps with sufficient rights can be recycled.

#### definition

```
has_recycle_rights :: "cap ⇒ bool" where
"has_recycle_rights cap ≡ case cap of
  NullCap ⇒ False
| EndpointCap _ _ R ⇒ R = all_rights
| AsyncEndpointCap _ _ R ⇒ {AllowRead,AllowWrite} ⊆ R
| ArchObjectCap (PageCap _ R _ _) ⇒ {AllowRead,AllowWrite} ⊆ R
| _ ⇒ True"
```

# 23.7 Invoking CNode capabilities

The CNode capability confers authority to various methods which act on CNodes and the capabilities within them. Copies of capabilities may be inserted in empty CNode slots by Insert. Capabilities may be moved to empty slots with Move or swapped with others in a three way rotate by Rotate. A Reply capability stored in a thread's last-caller slot may be saved into a regular CNode slot with Save. The Revoke, Delete and Recycle methods may also be invoked on the capabilities stored in the CNode.

```
invoke_cnode :: "cnode_invocation \Rightarrow unit p_monad" where
"invoke_cnode i \equiv case i of
  RevokeCall dest_slot \Rightarrow cap_revoke dest_slot
| DeleteCall dest_slot ⇒ cap_delete dest_slot
| InsertCall cap src_slot dest_slot ⇒
     without_preemption $ cap_insert cap src_slot dest_slot
| MoveCall cap src_slot dest_slot ⇒
     without_preemption $ cap_move cap src_slot dest_slot
| RotateCall cap1 cap2 slot1 slot2 slot3 \Rightarrow
     without_preemption $
     if slot1 = slot3 then
       cap_swap cap1 slot1 cap2 slot2
       do cap_move cap2 slot2 slot3; cap_move cap1 slot1 slot2 od
| SaveCall slot ⇒ without_preemption $ do
  thread ← gets cur_thread;
  src_slot ← return (thread, tcb_cnode_index 3);
```

# 24 Toplevel ARM Definitions

theory Arch\_A imports CSpace\_A begin

The ARM architecture does not provide any additional operations on its interrupt controller.

#### definition

```
arch\_invoke\_irq\_control :: "arch\_interrupt\_control \Rightarrow unit p\_monad" \ where "arch\_invoke\_irq\_control \ aic \equiv fail"
```

Switch to a thread's virtual address space context and write its IPC buffer pointer into the globals frame.

### definition

```
arch_switch_to_thread :: "obj_ref ⇒ unit s_monad" where
"arch_switch_to_thread t ≡ do
    set_vm_root t;
    globals ← gets (arm_globals_frame ∘ arch_state);
    buffer_ptr ← thread_get tcb_ipc_buffer t;
    do_machine_op $ storeWord globals buffer_ptr
od"
```

The idle thread does not need to be handled specially on ARM.

### definition

### definition

```
arch_activate_idle_thread :: "obj_ref \Rightarrow unit s_monad" where "arch_activate_idle_thread t \equiv return ()"
```

The ASIDControl capability confers the authority to create a new ASID pool object. This operation creates the new ASID pool, provides a capability to it and connects it to the global virtual ASID table.

### definition

The ASIDPool capability confers the authority to assign a virtual ASID to a page directory.

```
perform_asid_pool_invocation :: "asid_pool_invocation \Rightarrow unit s_monad" where "perform_asid_pool_invocation iv \equiv case iv of Assign asid pool_ptr ct_slot \Rightarrow do pd_cap \leftarrow get_cap ct_slot;
```

```
(case pd_cap of
    ArchObjectCap (PageDirectoryCap pd_base _) ⇒ do
    pool ← get_asid_pool pool_ptr;
    pool' ← return (pool (ucast asid → pd_base));
    set_cap (ArchObjectCap $ PageDirectoryCap pd_base (Some asid)) ct_slot;
    set_asid_pool pool_ptr pool'
    od
    | _ ⇒ fail)
od"
```

The Page capability confers the authority to map, unmap and flush the memory page. The remap system call is a convenience operation that ensures the page is mapped in the same location as this cap was previously used to map it in.

```
perform_page_invocation :: "page_invocation \Rightarrow unit s_monad" where
"perform_page_invocation iv \equiv case iv of
  PageMap cap ct_slot entries \Rightarrow do
    set_cap cap ct_slot;
    (case entries of
           Inl (pte, slots) \Rightarrow do
             mapM (flip store_pte pte) slots;
             do_machine_op $ cleanCacheRange (hd slots) (last slots)
         | Inr (pde, slots) \Rightarrow do
             mapM (flip store_pde pde) slots;
             do_machine_op $ cleanCacheRange (hd slots) (last slots)
        od)
    od
| PageRemap (Inl (pte, slots)) \Rightarrow do
    mapM_x (flip store_pte pte) slots;
    do_machine_op $ cleanCacheRange (hd slots) (last slots)
| PageRemap (Inr (pde, slots)) \Rightarrow do
    mapM_x (flip store_pde pde) slots;
    do_machine_op $ cleanCacheRange (hd slots) (last slots)
  οd
| PageUnmap cap ct_slot ⇒
    case cap of
      PageCap p R vp_size vp_mapped_addr \Rightarrow do
         (case vp_mapped_addr of
             Some (asid, vaddr) \Rightarrow unmap_page vp_size asid vaddr p
           | None \Rightarrow return ());
        cap \( \) liftM the_arch_cap $ get_cap ct_slot;
        set_cap (ArchObjectCap $ update_map_data cap None) ct_slot
      od
    | \_ \Rightarrow fail
| PageFlushCaches pd asid vaddr magnitude \Rightarrow do
    roof ← return (vaddr + (1 << page_bits_for_size magnitude) - 1);</pre>
    root\_switched \leftarrow set\_vm\_root\_for\_flush pd asid;
    do_machine_op $ do
        cleanCacheRange vaddr roof;
        invalidateCacheRange vaddr roof
    od;
    when root_switched $ do
        tcb ← gets cur_thread;
        set_vm_root tcb
    od
  od"
```

PageTable capabilities confer the authority to map and unmap page tables.

### definition

```
perform_page_table_invocation :: "page_table_invocation <math>\Rightarrow unit s_monad" where
"perform_page_table_invocation iv \equiv
case iv of PageTableMap cap ct_slot pde pd_slot \Rightarrow do
    set_cap cap ct_slot;
    store_pde pd_slot pde;
    do_machine_op $ cleanCacheMVA pd_slot
  od
  | PageTableUnmap (ArchObjectCap (PageTableCap p mapped_address)) ct_slot \Rightarrow do
    case mapped_address of Some (asid, vaddr) \Rightarrow do
      unmap_page_table asid vaddr p;
       pte_bits ← return 2;
       slots \leftarrow return [p, p + (1 << pte_bits) .e. p + (1 << pt_bits) - 1];
      mapM_x (flip store_pte InvalidPTE) slots;
       do_machine_op $ cleanCacheRange p (p + (1 << pt_bits) - 1)</pre>
    od | None \Rightarrow return ();
    \texttt{cap} \leftarrow \texttt{liftM} \ \texttt{the\_arch\_cap} \ \$ \ \texttt{get\_cap} \ \texttt{ct\_slot};
    set_cap (ArchObjectCap $ update_map_data cap None) ct_slot
  od
```

Top level system call despatcher for all ARM-specific system calls.

```
arch_perform_invocation :: "arch_invocation ⇒ (data list) p_monad" where
  "arch_perform_invocation i \equiv liftE $ do
    (case i of
         InvokePageTable oper ⇒ perform_page_table_invocation oper
        | InvokePage oper ⇒ perform_page_invocation oper
        | InvokeASIDControl oper ⇒ perform_asid_control_invocation oper
        | InvokeASIDPool oper ⇒ perform_asid_pool_invocation oper);
    return $ []
od"
```

end

# 25 Scheduler

```
theory Schedule_A
imports Arch_A
begin
Determines whether a thread in a given state may be scheduled.
 \tt runnable :: "Structures\_A.thread\_state \Rightarrow bool"
where
  "runnable (Running)
                                       = True"
| "runnable (Inactive)
                                       = False"
| "runnable (Restart)
                                       = True"
| "runnable (BlockedOnReceive x y) = False"
| "runnable (BlockedOnSend x y) = False"
| "runnable (BlockedOnAsyncEvent x) = False"
| "runnable (IdleThreadState) = False"
| "runnable (BlockedOnReply)
                                       = False"
Gets the TCB at an address if the thread can be scheduled.
definition
  getActiveTCB :: "obj\_ref \Rightarrow state \Rightarrow tcb option"
where
  \verb"getActiveTCB tcb_ref state \equiv
   case (get_tcb tcb_ref state)
     of None
                       \Rightarrow None
      | Some tcb
                        ⇒ if (runnable $ tcb_state tcb)
                           then Some tcb else None"
Gets all schedulable threads in the system.
definition
  allActiveTCBs :: "obj_ref set s_monad" where
  "allActiveTCBs \equiv do
    state \leftarrow get;
    return \{x. getActiveTCB \ x \ state \neq None\}
Switches the current thread to the specified one.
  switch_to_thread :: "obj_ref \Rightarrow unit s_monad" where
  "switch_to_thread t \equiv do
     state \leftarrow get;
     assert (get_tcb t state \neq None);
     arch_switch_to_thread t;
     modify (\lambdas. s (| cur_thread := t |))
   od"
Switches to the idle thread.
```

switch\_to\_idle\_thread :: "unit s\_monad" where

 $\verb"switch_to_idle_thread \equiv \verb"do"$ 

```
\label{eq:continuous_continuous} \begin{array}{l} \text{thread} \leftarrow \text{gets idle\_thread};\\ \text{arch\_switch\_to\_idle\_thread};\\ \text{modify } (\lambda s. \ s. \ ( \ \text{cur\_thread} := \ \text{thread} \ ( ))\\ \text{od"} \end{array}
```

The scheduler is heavily underspecified. It is allowed to pick any active thread or the idle thread. If the thread the scheduler picked is the current thread, it may omit the call to switch\_to\_thread.

### definition

```
schedule :: "unit s_monad"
where
   "schedule == do
        cur \( \times \) gets cur_thread;
        threads \( \times \) allActiveTCBs;
        thread \( \times \) select threads;
        if thread = cur then
            return () OR switch_to_thread thread
        else
            switch_to_thread thread
        od OR
        switch_to_idle_thread"
```

 $\quad \text{end} \quad$ 

# 26 Threads and TCBs

```
theory Tcb_A
imports Schedule_A
begin
```

# 26.1 Activating Threads

Threads that are active always have a master Reply capability to themselves stored in their reply slot. This is so that a derived Reply capability can be generated immediately if they wish to issue one. This function sets up a new master Reply capability if one does not exist.

### definition

```
"setup_reply_master thread ≡ do
  old_cap <- get_cap (thread, tcb_cnode_index 2);
  when (old_cap = NullCap) $ do
      set_original (thread, tcb_cnode_index 2) True;
      set_cap (ReplyCap thread True) (thread, tcb_cnode_index 2)
  od
od"</pre>
```

Reactivate a thread if it is not already running.

### definition

```
restart :: "obj_ref ⇒ unit s_monad" where
"restart thread ≡ do
    state ← get_thread_state thread;
    when (¬ runnable state) $ do
        ipc_cancel thread;
        setup_reply_master thread;
        set_thread_state thread Restart
    od
    od"
```

This action is performed at the end of a system call immediately before control is restored to a used thread. If it needs to be restarted then its program counter is set to the operation it was performing rather than the next operation. The idle thread is handled specially.

```
activate_thread :: "unit s_monad" where
"activate_thread \equiv do
    thread \( \) gets cur_thread;
    state \( \) get_thread_state thread;
    (case state
        of Running \( \) return ()
        | Restart \( \) (do
            pc \( \) as_user thread getRestartPC;
            as_user thread \( \) setNextPC pc;
            set_thread_state thread Running
            od)
        | IdleThreadState \( \) arch_activate_idle_thread thread
        | _ \( \) fail)
od"
```

# 26.2 Thread Message Formats

The number of message registers in a maximum length message.

```
definition
  number_of_mrs :: nat where
 "number_of_mrs \equiv 32"
The size of a user IPC buffer.
  ipc_buffer_size :: vspace_ref where
 "ipc_buffer_size \equiv of_nat ((number_of_mrs + captransfer_size) * word_size)"
Store or load a word at an offset from an IPC buffer.
definition
  store\_word\_offs :: "obj\_ref \Rightarrow nat \Rightarrow machine\_word \Rightarrow unit s\_monad" where
 "store_word_offs ptr offs v \equiv
    do_machine_op $ storeWord (ptr + of_nat (offs * word_size)) v"
definition
  load_word_offs :: "obj_ref \Rightarrow nat \Rightarrow machine_word s_monad" where
 "load_word_offs ptr offs \equiv
    do_machine_op $ loadWord (ptr + of_nat (offs * word_size))"
definition
  {\tt load\_word\_offs\_word} \ :: \ {\tt "obj\_ref} \ \Rightarrow \ {\tt data} \ \Rightarrow \ {\tt machine\_word} \ s\_{\tt monad"} \ \ {\tt where}
 "load_word_offs_word ptr offs \equiv
    do_machine_op $ loadWord (ptr + (offs * word_size))"
Get all of the message registers, both from the sending thread's current register file and its IPC buffer.
definition
  get_mrs :: "obj_ref ⇒ obj_ref option ⇒ message_info ⇒
                 (message list) s_monad" where
  "get_mrs thread buf info \equiv do
      \texttt{context} \, \leftarrow \, \texttt{thread\_get} \, \, \texttt{tcb\_context} \, \, \texttt{thread};
      cpu_mrs \( \tau \) return (map context msg_registers);
      buf_mrs \leftarrow case buf
                        ⇒ return []
          | Some pptr \Rightarrow mapM (\lambdax. load_word_offs pptr x)
                  [length msg_registers + 1 ..< Suc msg_max_length];</pre>
      return (take (unat (mi_length info)) $ cpu_mrs @ buf_mrs)
Set the message registers of a thread.
definition
  set_mrs :: "obj_ref ⇒ obj_ref option ⇒ message list ⇒ length_type s_monad" where
  "set_mrs thread buf msgs \equiv
      tcb ← gets_the $ get_tcb thread;
      context ← return (tcb_context tcb);
      \texttt{new\_regs} \leftarrow \texttt{return} \ (\lambda \texttt{reg}. \ \texttt{if} \ \texttt{reg} \in \texttt{set} \ (\texttt{take} \ (\texttt{length} \ \texttt{msgs}) \ \texttt{msg\_registers})
                                     then msgs ! (the_index msg_registers reg)
                                     else context reg);
      set_object thread (TCB (tcb ( tcb_context := new_regs )));
      remaining_msgs \( \tau \) return (drop (length msg_registers) msgs);
                ⇒ return $ nat_to_len (min (length msg_registers) (length msgs))
    | Some pptr \Rightarrow do
```

```
zipWithM_x (\lambda x. store_word_offs pptr x)
            [length msg_registers + 1 ..< Suc msg_max_length] remaining_msgs;</pre>
        return $ nat_to_len $ min (length msgs) msg_max_length
      od
   od"
Copy message registers from one thread to another.
definition
  copy_mrs :: "obj_ref \Rightarrow obj_ref option \Rightarrow obj_ref \Rightarrow
                  obj_ref option \Rightarrow length_type \Rightarrow length_type s_monad" where
  "copy_mrs sender sbuf receiver rbuf n \equiv
   do
     hardware_mrs \( \tau \) return \( \frac{1}{2} \) take (unat n) msg_registers;
      mapM (\lambdar. do
          v \leftarrow as_user sender $ get_register r;
          as_user receiver $ set_register r v
        od) hardware_mrs;
      buf_mrs \leftarrow case (sbuf, rbuf) of
        (Some sb_ptr, Some rb_ptr) \Rightarrow mapM (\lambdax. do
                                                v \leftarrow load_word_offs sb_ptr x;
                                                store_word_offs rb_ptr x v
                                              od)
                  [length msg_registers + 1 ..< Suc (unat n)]</pre>
      | \_ \Rightarrow \text{return } [];
      return $ min n $ nat_to_len $ length hardware_mrs + length buf_mrs
The ctable and vtable slots of the TCB.
definition
  get_tcb_ctable_ptr :: "obj_ref \Rightarrow cslot_ptr" where
  "get_tcb_ctable_ptr tcb_ref \equiv (tcb_ref, tcb_cnode_index 0)"
definition
  get_tcb_vtable_ptr :: "obj_ref \Rightarrow cslot_ptr" where
  "get_tcb_vtable_ptr tcb_ref \equiv (tcb_ref, tcb_cnode_index 1)"
Copy a set of registers from a thread to memory and vice versa.
definition
  \texttt{copyRegsToArea} \ :: \ \texttt{"register list} \ \Rightarrow \ \texttt{obj\_ref} \ \Rightarrow \ \texttt{obj\_ref} \ \Rightarrow \ \texttt{unit s\_monad" where}
  "copyRegsToArea regs thread ptr \equiv do
      context \( \tau \) thread_get tcb_context thread;
      zipWithM_x (store_word_offs ptr)
        [0 ..< length regs]
        (map context regs)
  od"
definition
  copyAreaToRegs :: "register list \Rightarrow obj_ref \Rightarrow obj_ref \Rightarrow unit s_monad" where
  "copyAreaToRegs regs ptr thread \equiv do
      \verb|old_regs| \leftarrow \verb|thread_get| | \verb|tcb_context| | \verb|thread|;
      \texttt{vals} \leftarrow \texttt{mapM} \texttt{ (load\_word\_offs ptr) [0 ..< length regs];}
      vals2 ← return $ zip vals regs;
      vals3 \leftarrow return $ map (\lambda(v, r). (sanitiseRegister r v, r)) vals2;
     new_regs \leftarrow return $ foldl (\lambdars (v, r). rs ( r := v )) old_regs vals3;
      thread_set (\lambdatcb. tcb (| tcb_context := new_regs |) thread
```

Optionally update the tcb at an address.

### definition

```
option_update_thread :: "obj_ref \Rightarrow ('a \Rightarrow tcb \Rightarrow tcb) \Rightarrow 'a option \Rightarrow unit s_monad" where "option_update_thread thread fn \equiv option_case (return ()) (\lambdav. thread_set (fn v) thread)"
```

Check that a related capability is at an address. This is done before calling cap\_insert to avoid a corner case where the would-be parent of the cap to be inserted has been moved or deleted.

### definition

```
check_cap_at :: "cap \Rightarrow cslot_ptr \Rightarrow unit s_monad" where
"check_cap_at cap slot m \equiv do
    cap' \Lor get_cap slot;
    when (same_object_as cap cap') m
    od"
```

TCB capabilities confer authority to perform seven actions. A thread can request to yield its timeslice to another, to suspend or resume another, to reconfigure another thread, or to copy register sets into, out of or between other threads.

```
fun
```

```
invoke_tcb :: "tcb_invocation \Rightarrow data list p_monad"
  "invoke_tcb (Suspend thread) = liftE (do suspend True thread; return [] od)"
| "invoke_tcb (Resume thread) = liftE (do restart thread; return [] od)"
| "invoke_tcb (ThreadControl target slot faultep croot vroot buffer)
   = doE
    liftE $ option_update_thread target (tcb_fault_handler_update o K) faultep;
    (case croot of None \Rightarrow returnOk ()
     | Some (new_cap, src_slot) \Rightarrow doE
      cap_delete (target, tcb_cnode_index 0);
      liftE $ check_cap_at new_cap src_slot
            $ check_cap_at (ThreadCap target) slot
            $ cap_insert new_cap src_slot (target, tcb_cnode_index 0)
    odE);
    (case vroot of None ⇒ returnOk ()
     | Some (new_cap, src_slot) \Rightarrow doE
      cap_delete (target, tcb_cnode_index 1);
      liftE $ check_cap_at new_cap src_slot
            $ check_cap_at (ThreadCap target) slot
            $ cap_insert new_cap src_slot (target, tcb_cnode_index 1)
    odE);
    (case buffer of None ⇒ returnOk ()
     | Some (ptr, frame) \Rightarrow doE
      cap_delete (target, tcb_cnode_index 4);
      liftE $ thread_set (\lambda t. t (| tcb_ipc_buffer := ptr |) target;
      liftE \$ case frame of None \Rightarrow return ()
       | Some (new_cap, src_slot) \Rightarrow
            check_cap_at new_cap src_slot
          $ check_cap_at (ThreadCap target) slot
          $ cap_insert new_cap src_slot (target, tcb_cnode_index 4)
    odE);
    returnOk []
| "invoke_tcb (CopyRegisters dest src suspend_source resume_target transfer_frame transfer_integer
transfer_arch) =
  (liftE $ do
    when suspend_source $ suspend True src;
    when resume_target $ restart dest;
```

```
when transfer_frame $ do
        mapM_x (\lambda r. do
                 v \leftarrow as\_user src $getRegister r;
                 as_user dest $ setRegister r v
        od) frame_registers;
        pc \( \tau \) as_user dest getRestartPC;
        as_user dest $ setNextPC pc
    when transfer_integer $
        mapM_x (\lambda r. do
                 v \lefta as_user src $ getRegister r;
                 as_user dest $ setRegister r v
        od) gpRegisters;
   return []
  od)"
| "invoke_tcb (ReadRegisters src suspend_source n arch) =
  (liftE $ do
   when suspend_source $ suspend True src;
   self \( \text{gets cur_thread};
   regs \( \text{return (take (unat n) $ frame_registers @ gp_registers);}
    as_user src $ mapM getRegister regs
  od)"
| "invoke_tcb (WriteRegisters dest resume_target values arch) =
  (liftE $ do
    self \leftarrow gets cur\_thread;
    as_user dest $ do
        zipWithM (\lambdar v. setRegister r (sanitiseRegister r v))
             (frameRegisters @ gpRegisters) values;
        pc ← getRestartPC;
        setNextPC pc
   od;
   when resume_target $ restart dest;
   return []
 od)"
```

end

# **27 IPC**

theory Ipc\_A imports Tcb\_A begin

# 27.1 Getting and setting the message info register.

# 27.2 IPC Capability Transfers

```
definition
```

```
\label{eq:cap_rights} remove\_rights :: "cap\_rights <math>\Rightarrow cap \Rightarrow cap" where \label{eq:cap_rights_update} "remove\_rights \ rights \ cap \equiv cap\_rights\_update \ (cap\_rights \ cap - rights) \ cap"
```

In addition to the data payload a message may also contain capabilities. When a thread requests additional capabilities be transferred the identities of those capabilities are retreived from the thread's IPC buffer.

### definition

```
buffer_cptr_index :: nat
where
  "buffer_cptr_index \equiv (msg_max_length + 2)"

primrec
  get_extra_cptrs :: "obj_ref option \Rightarrow message_info \Rightarrow cap_ref list s_monad"
where
  "get_extra_cptrs (Some buf) mi =
    (liftM (map data_to_cptr) $ mapM (load_word_offs buf)
        [buffer_cptr_index .. < buffer_cptr_index + (unat (mi_extra_caps mi))])"
| "get_extra_cptrs None mi = return []"

definition
  get_extra_cptr :: "word32 \Rightarrow nat \Rightarrow cap_ref s_monad"
where
  "get_extra_cptr buffer n \Rightarrow liftM data_to_cptr
        (load_word_offs buffer (n + buffer_cptr_index))"</pre>
```

This function both looks up the addresses of the additional capabilities and retreives them from the sender's CSpace.

### definition

```
lookup_extra_caps :: "data option \Rightarrow message_info \Rightarrow (cap \times cslot_ptr) list f_monad" where "lookup_extra_caps buffer mi \equiv doE cptrs \leftarrow liftE \$ get_extra_cptrs buffer mi; mapME (\lambdacptr. cap_fault_on_failure cptr False \$ lookup_cap_and_slot cptr) cptrs odE"
```

Capability transfers. Capabilities passed along with a message are split into two groups. Capabilities to the same endpoint as the message is passed through are not copied. Their badges are unwrapped and stored in the receiver's message buffer instead. Other capabilities are copied into the given slots. Capability unwrapping allows a client to efficiently demonstrate to a server that it possesses authority to two or more services that server provides.

```
definition
  set_extra_badge :: "word32 \Rightarrow word32 \Rightarrow nat \Rightarrow unit s_monad"
where
  "set_extra_badge buffer badge n \equiv
      store_word_offs buffer (buffer_cptr_index + n) badge"
types transfer_caps_data = "(cap \times cslot_ptr) list \times cslot_ptr list"
  transfer\_caps\_loop :: "obj\_ref option <math>\Rightarrow bool \Rightarrow obj\_ref \Rightarrow nat
                            \Rightarrow (cap \times cslot_ptr) list \Rightarrow cslot_ptr list
                            \Rightarrow message_info \Rightarrow message_info s_monad"
where
  "transfer_caps_loop ep diminish rcv_buffer n [] slots
      mi = return (MI (mi_length mi) (of_nat n) (mi_caps_unwrapped mi)
                          (mi_label mi))"
| "transfer_caps_loop ep diminish rcv_buffer n ((cap, slot) # morecaps)
         slots mi =
  const_on_failure (MI (mi_length mi) (of_nat n) (mi_caps_unwrapped mi)
                         (mi_label mi)) (doE
    transfer\_rest \leftarrow return0k \$ transfer\_caps\_loop ep diminish
         rcv_buffer (n + 1) morecaps;
    if (is_ep_cap cap \lambda ep = Some (obj_ref_of cap))
    then doE
       liftE $ set_extra_badge rcv_buffer (cap_ep_badge cap) n;
       liftE $ transfer_rest slots (MI (mi_length mi) (mi_extra_caps mi)
          (mi_caps_unwrapped mi || (1 << n)) (mi_label mi))</pre>
    odE
    else if slots \neq []
    then doE
      whenE (cap' = NullCap) $ throwError arbitrary;
      liftE $ cap_insert cap' slot (hd slots);
      liftE $ transfer_rest (tl slots) mi
    else returnOk (MI (mi_length mi) (of_nat n) (mi_caps_unwrapped mi)
                         (mi_label mi))
  odE)"
definition
  transfer_{caps} :: "message_{info} \Rightarrow (cap \times cslot_{ptr}) \ list \Rightarrow
                    obj\_ref option \Rightarrow obj\_ref \Rightarrow obj\_ref option \Rightarrow bool \Rightarrow
                    message_info s_monad"
where
```

"transfer\_caps info caps endpoint receiver recv\_buffer diminish  $\equiv$  do

```
dest_slots \( \) get_receive_slots receiver recv_buffer;
mi' \( \) return \$ MI (mi_length info) 0 0 (mi_label info);
case recv_buffer of
  None \( \) return mi'
| Some receive_buffer \( \)
  transfer_caps_loop endpoint diminish receive_buffer 0 caps dest_slots mi'
od"
```

# 27.3 Fault Handling

Threads fault when they attempt to access services that are not backed by any resources. Such a thread is then blocked and a fault messages is sent to its supervisor. When a reply to that message is sent the thread is reactivated.

Format a message for a given fault type.

React to a fault reply. The reply message is interpreted in a manner that depends on the type of the original fault. For some fault types a thread reconfiguration is performed. This is done entirely to save the fault message recipient an additional system call. This function returns a boolean indicating whether the thread should now be restarted.

```
fun
```

od"

Transfer a fault message from a faulting thread to its supervisor.

```
do_fault_transfer :: "data ⇒ obj_ref ⇒ obj_ref
                                     \Rightarrow obj_ref option \Rightarrow unit s_monad"
"do_fault_transfer badge sender receiver buf \equiv do
   \texttt{fault} \, \leftarrow \, \texttt{thread\_get} \, \, \texttt{tcb\_fault} \, \, \texttt{sender};
   \texttt{f} \leftarrow \texttt{(case fault of)}
          Some f \Rightarrow return f
        | None \Rightarrow fail);
    (label, msg) ← make_fault_msg f sender;
   sent \( \tau \) set_mrs receiver buf msg;
   set_message_info receiver $ MI sent 0 0 label;
   as_user receiver $ set_register badge_register badge
```

# **27.4 Synchronous Message Transfers**

Transfer a non-fault message.

```
do_normal_transfer :: "obj_ref ⇒ obj_ref option ⇒ obj_ref option
                                           \Rightarrow data \Rightarrow bool \Rightarrow obj_ref
                                           \Rightarrow obj_ref option
                                           \Rightarrow bool \Rightarrow unit s_monad"
where
 "do_normal_transfer sender sbuf endpoint badge grant
                       receiver rbuf diminish \equiv
    mi \( \text{get_message_info sender;} \)
    \texttt{caps} \leftarrow \texttt{if} \texttt{ grant then lookup\_extra\_caps sbuf mi} < \texttt{catch} \texttt{ K (return [])}
       else return [];
    mrs_transferred \( \) copy_mrs sender sbuf receiver rbuf (mi_length mi);
    mi' ← transfer_caps mi caps endpoint receiver rbuf diminish;
    set_message_info receiver $ MI mrs_transferred (mi_extra_caps mi')
                                          (mi_caps_unwrapped mi') (mi_label mi);
    as_user receiver $ set_register badge_register badge
  od"
Transfer a message either involving a fault or not.
```

do\_ipc\_transfer :: "obj\_ref ⇒ obj\_ref option ⇒

```
definition
```

```
badge \Rightarrow bool \Rightarrow obj\_ref \Rightarrow bool \Rightarrow unit s\_monad"
where
  "do_ipc_transfer sender ep badge grant
      \texttt{receiver diminish} \equiv \texttt{do}
      recv_buffer \leftarrow lookup_ipc_buffer True receiver;
      fault \( \tau \) thread_get tcb_fault sender;
       case fault
           of None \Rightarrow do
                 {\tt send\_buffer} \, \leftarrow \, {\tt lookup\_ipc\_buffer} \, \, {\tt False} \, \, {\tt sender};
                do_normal_transfer sender send_buffer ep badge grant
                                     receiver recv_buffer diminish
```

```
| Some f \Rightarrow do_fault_transfer badge sender receiver recv_buffer
   od"
Transfer a reply message and delete the one-use Reply capability.
definition
  do_reply_transfer :: "obj_ref \Rightarrow obj_ref \Rightarrow cslot_ptr \Rightarrow unit s_monad"
where
 "do_reply_transfer sender receiver slot \equiv do
    state \( \text{get_thread_state receiver;} \)
    assert (state = BlockedOnReply);
    fault \( \tau \) thread_get tcb_fault receiver;
    case fault of
      None \Rightarrow do
          do_ipc_transfer sender None 0 True receiver False;
          cap_delete_one slot;
          set_thread_state receiver Running
      od
    | Some f \Rightarrow do
          cap_delete_one slot;
          mi ← get_message_info sender;
          buf \( \text{lookup_ipc_buffer False sender;} \)
          mrs \( \text{get_mrs sender buf mi;} \)
          restart \( \tau \) handle_fault_reply f receiver (mi_label mi) mrs;
          thread_set (\lambdatcb. tcb (| tcb_fault := None |) receiver;
          set_thread_state receiver (if restart then Restart else Inactive)
        od
  od"
This function transfers a reply message to a thread when that message is generated by a kernel service.
  reply_from_kernel :: "obj_ref \Rightarrow (data \times data list) \Rightarrow unit s_monad"
 "reply_from_kernel thread x \equiv do
    (label, msg) \leftarrow return x;
    buf ← lookup_ipc_buffer True thread;
    as_user thread $ set_register badge_register 0;
    len ← set_mrs thread buf msg;
    set_message_info thread $ MI len 0 0 label
  od"
Install a one-use Reply capability.
definition
  setup_caller_cap :: "obj_ref \Rightarrow obj_ref \Rightarrow unit s_monad"
 "setup_caller_cap sender receiver \equiv do
    set_thread_state sender BlockedOnReply;
    cap_insert (ReplyCap sender False) (sender, tcb_cnode_index 2)
       (receiver, tcb_cnode_index 3)
  od"
```

Handle a message send operation performed on an endpoint by a thread. If a receiver is waiting then transfer the message. If no receiver is available and the thread is willing to block waiting to send then put it in the endpoint sending queue.

```
send\_ipc :: "bool \Rightarrow bool \Rightarrow badge \Rightarrow bool 
 <math>\Rightarrow obj\_ref \Rightarrow obj\_ref \Rightarrow unit s\_monad"
```

where

```
"send_ipc block call badge can_grant thread epptr \equiv do
      ep ← get_endpoint epptr;
     case (ep, block) of
          (IdleEP, True) \Rightarrow do
                 set_thread_state thread (BlockedOnSend epptr
                                         (| sender_badge = badge,
                                           sender_can_grant = can_grant,
                                           sender_is_call = call |));
                 set_endpoint epptr $ SendEP [thread]
        | (SendEP queue, True) \Rightarrow do
                 set_thread_state thread (BlockedOnSend epptr
                                         (| sender_badge = badge,
                                           sender_can_grant = can_grant,
                                           sender_is_call = call));
                 set_endpoint epptr $ SendEP (queue @ [thread])
               od
        | (IdleEP, False) ⇒ return ()
        | (SendEP queue, False) ⇒ return ()
        | (RecvEP (dest # queue), \_) \Rightarrow do
               set\_endpoint epptr $ (case queue of [] <math>\Rightarrow IdleEP
                                                       | \_ \Rightarrow RecvEP queue);
               {\tt recv\_state} \; \leftarrow \; {\tt get\_thread\_state} \; \; {\tt dest};
               \texttt{diminish} \leftarrow \texttt{(case recv\_state)}
                               of BlockedOnReceive x d \Rightarrow return d
                                | \_ \Rightarrow fail);
               do_ipc_transfer thread (Some epptr) badge
                                  can_grant dest diminish;
               set_thread_state dest Running;
                      fault \( \tau \) thread_get tcb_fault thread;
               when (call \vee fault \neq None) $
                 if can\_grant \land \neg diminish
                 then setup_caller_cap thread dest
                 else set_thread_state thread Inactive
        | (RecvEP [], _) \Rightarrow fail
Handle a message receive operation performed on an endpoint by a thread. If a sender is waiting then
transfer the message, otherwise put the thread in the endpoint receiving queue.
  receive_ipc :: "obj_ref \Rightarrow cap \Rightarrow unit s_monad"
where
  "receive_ipc thread cap \equiv do
      (epptr,rights) \leftarrow (case cap)
                           of EndpointCap ref badge rights ⇒ return (ref,rights)
                           | \_ \Rightarrow fail);
      diminish ← return (AllowSend ∉ rights);
      ep \leftarrow get\_endpoint epptr;
      case ep
```

set\_thread\_state thread (BlockedOnReceive epptr diminish);

set\_thread\_state thread (BlockedOnReceive epptr diminish);

set\_endpoint epptr (RecvEP (queue @ [thread]))

set\_endpoint epptr (RecvEP [thread])

of IdleEP  $\Rightarrow$  do

| RecvEP queue  $\Rightarrow$  do

```
od
       | SendEP q \Rightarrow do
           assert (q \neq []);
           queue ← return $ tl q;
           \texttt{sender} \, \leftarrow \, \texttt{return} \, \, \$ \, \, \texttt{hd} \, \, \texttt{q};
           set_endpoint epptr $
              (case queue of [] \Rightarrow IdleEP | _{\perp} \Rightarrow SendEP queue);
           sender_state \leftarrow get_thread_state sender;
           \mathtt{data} \leftarrow (\mathtt{case} \ \mathtt{sender\_state})
                       of BlockedOnSend ref data \Rightarrow return data
                        | \_ \Rightarrow fail);
           do_ipc_transfer sender (Some epptr)
                         (sender_badge data) (sender_can_grant data)
                         thread diminish;
           fault \( \tau \) thread_get tcb_fault sender;
           if ((sender_is_call data) \lor (fault \ne None))
              if sender_can_grant data \wedge \ \neg diminish
              then setup_caller_cap sender thread
              else set_thread_state sender Inactive
            else set_thread_state sender Running
od"
```

## 27.5 Asynchronous Message Transfers

Transfer an asynchronous message to a thread.

```
definition
```

```
do_async_transfer :: "badge ⇒ message ⇒ obj_ref ⇒ unit s_monad"
where
  "do_async_transfer badge msg_word thread ≡ do
    receive_buffer ← lookup_ipc_buffer True thread;
    msg_transferred ← set_mrs thread receive_buffer [msg_word];
    as_user thread $ set_register badge_register badge;
    set_message_info thread $ MI msg_transferred 0 0 0
    od"
```

Helper function to handle an asynchronous send operation in the case where a receiver is waiting.

### definition

Handle a message send operation performed on an asynchronous endpoint. If a receiver is waiting then transfer the message, otherwise combine the new message with whatever message is currently waiting.

#### definition

Handle a receive operation performed on an asynchronous endpoint by a thread. If a message is waiting then perform the transfer, otherwise put the thread in the endpoint's receiving queue.

#### definition

```
receive\_async\_ipc :: "obj\_ref \Rightarrow cap \Rightarrow unit s\_monad"
where
   "receive_async_ipc thread cap \equiv do
    \mathtt{aepptr} \; \leftarrow \;
      case cap
         of AsyncEndpointCap aepptr badge rights \Rightarrow return aepptr
          | \_ \Rightarrow fail;
    aep ← get_async_ep aepptr;
    case aep
      of IdleAEP \Rightarrow do
                      set_thread_state thread (BlockedOnAsyncEvent aepptr);
                      set_async_ep aepptr $ WaitingAEP [thread]
                   od
        | WaitingAEP queue \Rightarrow do
                      set_thread_state thread (BlockedOnAsyncEvent aepptr);
                      set_async_ep aepptr $ WaitingAEP (queue @ [thread])
                   od
        | ActiveAEP badge current_val ⇒ do
                        do_async_transfer badge current_val thread;
                        set_async_ep aepptr $ IdleAEP
                      od
    od"
```

## 27.6 Sending Fault Messages

When a thread encounters a fault, retreive its fault handler capability and send a fault message.

### definition

```
send_fault_ipc :: "obj_ref ⇒ fault ⇒ unit f_monad"
where
   "send_fault_ipc tptr fault ≡ doE
    handler_cptr ← liftE $ thread_get tcb_fault_handler tptr;
    handler_cap ← cap_fault_on_failure handler_cptr False $
        lookup_cap_for_thread tptr handler_cptr;

let f = CapFault handler_cptr False (MissingCapability 0)
    in
    (case handler_cap
        of EndpointCap ref badge rights ⇒
              if AllowSend ∈ rights ∧ AllowGrant ∈ rights
```

```
then liftE $ (do
                  thread_set (\lambdatcb. tcb (| tcb_fault := Some fault |) tptr;
                   send_ipc True False (cap_ep_badge handler_cap)
                              True tptr (cap_ep_ptr handler_cap)
                od)
             else throwError f
          | \_ \Rightarrow \text{throwError f})
If a fault message cannot be sent then leave the thread inactive.
  handle\_double\_fault :: "obj\_ref \Rightarrow fault \Rightarrow fault \Rightarrow unit s\_monad"
where
  "handle_double_fault tptr ex1 ex2 \equiv set_thread_state tptr Inactive"
Handle a thread fault by sending a fault message if possible.
  {\tt handle\_fault} \; :: \; {\tt "obj\_ref} \; \Rightarrow \; {\tt fault} \; \Rightarrow \; {\tt unit} \; {\tt s\_monad"}
where
  "handle_fault thread ex \equiv do
      \_ \leftarrow  gets_the $ get_tcb thread;
      send_fault_ipc thread ex
            <catch> handle_double_fault thread ex;
      return ()
   od"
end
```

# 28 Interrupts

```
theory Interrupt_A
imports Ipc_A
begin
```

Tests whether an IRQ identifier is in use.

#### definition

```
is_irq_active :: "irq \Rightarrow bool s_monad" where "is_irq_active irq \equiv liftM (\lambdast. st \neq IRQInactive) $ get_irq_state irq"
```

The IRQControl capability can be used to create a new IRQHandler capability as well as to perform whatever architecture specific interrupt actions are available.

#### fun

```
invoke_irq_control :: "irq_control_invocation ⇒ unit p_monad"
where
    "invoke_irq_control (IRQControl irq handler_slot control_slot) = liftE (do
        set_irq_state IRQNotifyAEP irq;
        cap_insert (IRQHandlerCap irq) control_slot handler_slot
        od)"
| "invoke_irq_control (InterruptControl invok) =
        arch_invoke_irq_control invok"
```

The IRQHandler capability may be used to configure how interrupts on an IRQ are delivered and to acknowledge a delivered interrupt. Interrupts are delivered when AsyncEndpoint capabilities are installed in the relevant per-IRQ slot. The IRQHandler operations load or clear those capabilities.

### fun

```
invoke_irq_handler :: "irq_handler_invocation ⇒ unit s_monad"
where
   "invoke_irq_handler (ACKIrq irq) = (do_machine_op $ maskInterrupt False irq)"
| "invoke_irq_handler (SetIRQHandler irq cap slot) = (do
        irq_slot ← get_irq_slot irq;
        cap_delete_one irq_slot;
        cap_insert cap slot irq_slot
        od)"
| "invoke_irq_handler (ClearIRQHandler irq) = (do
        irq_slot ← get_irq_slot irq;
        cap_delete_one irq_slot
od)"
```

Handle an interrupt occurence. Timing and scheduling details are not included in this model, so no scheduling action needs to be taken on timer ticks. If the IRQ has a valid AsyncEndpoint cap loaded a message is delivered.

### definition

```
handle_interrupt :: "irq ⇒ unit s_monad" where
"handle_interrupt irq ≡ do
st ← get_irq_state irq;
case st of
  IRQNotifyAEP ⇒ do
```

 $\quad \mathbf{end} \quad$ 

# 29 Kernel Invocation Labels

 ${\bf theory} \ {\tt InvocationLabels\_H}$ 

imports Enum

### begin

An enumeration of all system call labels.

datatype invocation\_label =

- InvalidInvocation
- | UntypedRetype
- | TCBReadRegisters
- | TCBWriteRegisters
- | TCBCopyRegisters
- | TCBConfigure
- | TCBSetPriority
- | TCBSetIPCBuffer
- | TCBSetSpace
- | TCBSuspend
- | TCBResume
- | CNodeRevoke
- | CNodeDelete
- | CNodeRecycle
- | CNodeCopy
- | CNodeMint
- | CNodeMove
- | CNodeMutate
- | CNodeRotate
- | CNodeSaveCaller
- | IRQIssueIRQHandler
- | IRQInterruptControl
- | IRQAckIRQ
- | IRQSetIRQHandler
- | IRQClearIRQHandler
- | ARMPageTableMap
- | ARMPageTableUnmap
- | ARMPageMap
- | ARMPageRemap
- | ARMPageUnmap
- | ARMPageFlushCaches
- | ARMASIDControlMakePool
- | ARMASIDPoolAssign

 $\mathbf{end}$ 

# 30 Decoding System Calls

```
theory Decode_A
imports Interrupt_A "../spec/InvocationLabels_H"
begin
```

This theory includes definitions describing how user arguments are decoded into invocation structures; these structures are then used to perform the actual system call (see perform\_invocation). In addition, these definitions check the validity of these arguments, throwing an error if given an invalid request. As such, this theory describes the binary interface between the user and the kernel, along with the preconditions on each argument.

## 30.1 Helper definitions

This definition ensures that the given pointer is aligned to the given page size.

#### definition

```
\label{eq:check_vp_alignment} \begin{split} \text{check_vp_alignment} &:: \text{"vm_pgsz} \Rightarrow \text{word32} \Rightarrow \text{unit se_monad" where} \\ \text{"check_vp_alignment} & \text{sz vptr} \equiv \\ & \text{unlessE (is_aligned vptr (page_bits_for_size sz)) \$} \\ & \text{throwError AlignmentError"} \end{split}
```

This definition converts a user-supplied argument into an invocation label, used to determine the method to invoke.

### definition

## 30.2 Architecture calls

This definition decodes architecture-specific invocations.

### definition

```
arch_decode_invocation ::
   "data ⇒ data list ⇒ cap_ref ⇒ cslot_ptr ⇒ arch_cap ⇒ (cap × cslot_ptr) list ⇒
    arch_invocation se_monad"
where
   "arch_decode_invocation label args x_slot cte cap extra_caps ≡ case cap of

   PageDirectoryCap _ _ ⇒ throwError IllegalOperation

| PageTableCap p mapped_address ⇒
    if invocation_type label = ARMPageTableMap then
    if length args > 1 ∧ length extra_caps > 0
        then let vaddr = args ! 0;
            attr = args ! 1;
            pd_cap = fst (extra_caps ! 0)
    in doE.
```

```
whenE (mapped_address \neq None) $ throwError $ InvalidCapability 0;
             (pd,asid) \leftarrow (case pd\_cap of
                              ArchObjectCap (PageDirectoryCap pd (Some asid)) ⇒
                                returnOk (pd,asid)
                           | _ ⇒ throwError $ InvalidCapability 1);
             whenE (vaddr \geq kernel_base) $ throwError $ InvalidArgument 0;
            pd' \leftarrow lookup_error_on_failure False $ find_pd_for_asid asid;
             whenE (pd' \neq pd) $ throwError $ InvalidCapability 1;
            pd_index ← returnOk (shiftr vaddr 20);
             vaddr' ← returnOk (vaddr && ~~ mask 20);
             pd_slot \( \text{return0k (pd + (pd_index << 2));}\)</pre>
             oldpde \leftarrow liftE $ get_pde pd_slot;
             unlessE (oldpde = InvalidPDE) $ throwError DeleteFirst;
             pde \( \text{returnOk (PageTablePDE (addrFromPPtr p)} \)
                                              (attribs_from_word attr)
                                              0);
            returnOk $ InvokePageTable $
                 PageTableMap
                 (ArchObjectCap $ PageTableCap p (Some (asid, vaddr')))
                 cte pde pd_slot
    odE
    else throwError TruncatedMessage
    else if invocation_type label = ARMPageTableUnmap
    then doE
             final \( \) liftE \( \) is_final_cap (ArchObjectCap cap);
             unlessE final $ throwError RevokeFirst;
             returnOk $ InvokePageTable $ PageTableUnmap (ArchObjectCap cap) cte
    odE
    else throwError IllegalOperation
| PageCap p R pgsz mapped_address \Rightarrow
    if invocation_type label = ARMPageMap then
    if length args > 2 \langle length extra_caps > 0
    then let vaddr = args ! 0;
             rights_mask = args ! 1;
              attr = args ! 2;
             pd_cap = fst (extra_caps ! 0)
        in doE
             whenE (mapped_address \neq None) $ throwError $ InvalidCapability 0;
             (pd,asid) ← (case pd_cap of
                              ArchObjectCap (PageDirectoryCap pd (Some asid)) ⇒
                                returnOk (pd,asid)
                           | _ ⇒ throwError $ InvalidCapability 1);
             pd' \( \) lookup_error_on_failure False $ find_pd_for_asid asid;
             whenE (pd' \neq pd) $ throwError $ InvalidCapability 1;
             \texttt{vtop} \leftarrow \texttt{return0k} \ (\texttt{vaddr} \ + \ (\texttt{1} \ << \ (\texttt{page\_bits\_for\_size} \ \texttt{pgsz})) \ - \ \texttt{1});
             whenE (vtop > kernel_base) $ throwError $ InvalidArgument 0;
             vm_rights \( \text{returnOk (mask_vm_rights R (data_to_rights rights_mask));}\)
             check_vp_alignment pgsz vaddr;
             entries \( \text{create_mapping_entries (addrFromPPtr p)} \)
                                                  vaddr pgsz vm_rights
                                                  (attribs_from_word attr) pd;
             ensure_safe_mapping entries;
             returnOk $ InvokePage $ PageMap
                 (ArchObjectCap $ PageCap p R pgsz (Some (asid, vaddr)))
                 cte entries
        odF.
    else throwError TruncatedMessage
```

```
else if invocation_type label = ARMPageRemap then
          if length args > 1 \langle length extra_caps > 0
         then let rights_mask = args ! 0;
                    attr = args ! 1;
                    pd_cap = fst (extra_caps ! 0)
         in doE
             (pd,asid) \leftarrow (case pd\_cap of
                               ArchObjectCap (PageDirectoryCap pd (Some asid)) ⇒
                                 returnOk (pd,asid)
                            | _ ⇒ throwError $ InvalidCapability 1);
             (asid', vaddr) ← (case mapped_address of
                   Some a \Rightarrow returnOk a
                 | _ ⇒ throwError $ InvalidCapability 0);
             pd' \leftarrow lookup_error_on_failure False $ find_pd_for_asid asid';
             whenE (pd' \neq pd \vee asid' \neq asid) $ throwError $ InvalidCapability 1;
             vm_rights \( \tau \) returnOk (mask_vm_rights R \$ data_to_rights rights_mask);
             check_vp_alignment pgsz vaddr;
             \texttt{entries} \leftarrow \texttt{create\_mapping\_entries} \hspace{0.1cm} (\texttt{addrFromPPtr} \hspace{0.1cm} \texttt{p})
                                                   vaddr pgsz vm_rights
                                                   (attribs_from_word attr) pd;
             ensure_safe_mapping entries;
             returnOk $ InvokePage $ PageRemap entries
        odE
    else throwError TruncatedMessage
    else if invocation_type label = ARMPageUnmap
    then returnOk $ InvokePage $ PageUnmap cap cte
    else if invocation_type label = ARMPageFlushCaches
    then case mapped_address of
               Some (asid, vaddr) \Rightarrow doE
                 pd \leftarrow lookup_error_on_failure False $ find_pd_for_asid asid;
                 returnOk $ InvokePage $ PageFlushCaches pd asid vaddr pgsz
             | None ⇒ throwError IllegalOperation
  else throwError IllegalOperation
| ASIDControlCap ⇒
    if invocation_type label = ARMASIDControlMakePool then
    if length args > 1 \land length extra_caps > 1
    then let index = args ! 0;
              depth = args ! 1;
              (untyped, parent_slot) = extra_caps ! 0;
              root = fst (extra_caps ! 1)
         in doE
             asid_table ← liftE $ gets (arm_asid_table ∘ arch_state);
             free_set \leftarrow returnOk (- dom asid_table \cap {x. x \leq 2 ^ asid_high_bits - 1});
             whenE (free_set = {}) $ throwError DeleteFirst;
             free \leftarrow liftE $ select free_set;
             base \( \text{returnOk (ucast free << asid_low_bits);} \)</pre>
             (p,n) \leftarrow (case untyped of UntypedCap p n \Rightarrow returnOk (p,n)
                                        | _ \Rightarron $ InvalidCapability 1);
             \texttt{frame} \; \leftarrow \; \texttt{(if n = page\_bits}
                        then doE
                          ensure_no_children parent_slot;
                        odF.
                        else throwError $ InvalidCapability 1);
             dest_slot ← lookup_target_slot root (to_bl index) (unat depth);
             ensure_empty dest_slot;
```

```
returnOk $ InvokeASIDControl $ MakePool frame dest_slot parent_slot base
         odE
    else throwError TruncatedMessage
    else throwError IllegalOperation
| ASIDPoolCap p base \Rightarrow
  if invocation_type label = ARMASIDPoolAssign then
  if length extra_caps > 0
    let (pd_cap, pd_cap_slot) = extra_caps ! 0
     in case pd_cap of
           ArchObjectCap (PageDirectoryCap _ None) ⇒ doE
             asid_table \leftarrow liftE $ gets (arm_asid_table \circ arch_state);
             pool_ptr \( \tau \) returnOk (asid_table (asid_high_bits_of base));
             whenE (pool_ptr = None) $ throwError $ FailedLookup False InvalidRoot;
             whenE (p \neq the pool_ptr) $ throwError $ InvalidCapability 0;
             \texttt{pool} \leftarrow \texttt{liftE \$ get\_asid\_pool p;}
             \texttt{free\_set} \, \leftarrow \, \texttt{return0k} \, \, (\texttt{-dom pool} \, \, \cap \, \,
                                        {x. x \le 2 ^ asid_low_bits - 1 \land ucast x + base \neq 0});
             whenE (free_set = {}) $ throwError DeleteFirst;
             offset \( \) liftE \( \) select free_set;
             returnOk $ InvokeASIDPool $ Assign (ucast offset + base) p pd_cap_slot
           odE
         | _ ⇒ throwError $ InvalidCapability 1
  else throwError TruncatedMessage
  else throwError IllegalOperation"
ARM does not support additional interrupt control operations
definition
  arch_decode_interrupt_control ::
  "data list \Rightarrow cap list \Rightarrow arch_interrupt_control se_monad" where
  "arch_decode_interrupt_control d cs = throwError IllegalOperation"
```

## 30.3 CNode

This definition decodes CNode invocations.

```
definition
```

```
decode_cnode_invocation ::
  "data \Rightarrow data list \Rightarrow cap \Rightarrow cap list \Rightarrow cnode_invocation se_monad"
"decode_cnode_invocation label args cap excaps \equiv doE
  unlessE (invocation_type label \in set [CNodeRevoke .e. CNodeSaveCaller]) $
    throwError IllegalOperation;
  whenE (length args < 2) (throwError TruncatedMessage);</pre>
  index \( \text{returnOk $ data_to_cptr $ args ! 0;}
  bits \( \tau \) returnOk \( \frac{1}{2} \) data_to_nat \( \frac{1}{2} \) args \( ! 1 \);
  args ← returnOk $ drop 2 args;
  dest\_slot \leftarrow lookup\_target\_slot cap index bits;
  if length args \geq 2 \wedge length excaps > 0
         \land invocation_type label \in set [CNodeCopy .e. CNodeMutate] then
  doF.
    src_index \leftarrow returnOk $ data_to_cptr $ args ! 0;
    src_depth \( \tau \) returnOk \( \frac{1}{2} \) data_to_nat \( \frac{1}{2} \) args ! 1;
    args ← returnOk $ drop 2 args;
    src_root_cap \( \tau \) returnOk \( \text{$ excaps ! 0;} \)
    ensure_empty dest_slot;
```

```
src\_slot \leftarrow
       lookup_source_slot src_root_cap src_index src_depth;
  src_cap \leftarrow liftE $ get_cap src_slot;
  whenE (src_cap = NullCap) $
        throwError $ FailedLookup True $ MissingCapability src_depth;
  (rights, cap_data, is_move) \leftarrow case (invocation_type label, args) of
    (CNodeCopy, rightsWord # _) ⇒ doE
                    rights \( \tau \) returnOk \( \frac{1}{2} \) data_to_rights \( \frac{1}{2} \) rightsWord;
                    returnOk $ (rights, None, False)
               odE
   | (CNodeMint, rightsWord # capData # _) \Rightarrow doE
                    rights \( \tau \) returnOk \( \frac{1}{2} \) data_to_rights \( \frac{1}{2} \) rights\( \frac{1}{2} \) ord;
                    returnOk $ (rights, Some capData, False)
                odE
   | (CNodeMove, _) ⇒ returnOk (all_rights, None, True)
   | (CNodeMutate, capData \# _) \Rightarrow returnOk (all_rights, Some capData, True)
   | _ ⇒ throwError TruncatedMessage;
  src_cap \( \tau \) returnOk $ mask_cap rights src_cap;
  new\_cap \leftarrow (if is\_move then return0k else derive\_cap src\_slot) (case cap\_data of
                  Some w ⇒ update_cap_data is_move w src_cap
                | None \Rightarrow src_cap);
  whenE (new_cap = NullCap) $ throwError IllegalOperation;
  returnOk $ (if is_move then MoveCall else InsertCall) new_cap src_slot dest_slot
else if invocation_type label = CNodeRevoke then returnOk $ RevokeCall dest_slot
else if invocation_type label = CNodeDelete then returnOk $ DeleteCall dest_slot
else if invocation_type label = CNodeSaveCaller then doE
  ensure_empty dest_slot;
  returnOk $ SaveCall dest_slot
odE
else if invocation_type label = CNodeRecycle then doE
  cap \( \text{liftE $ get_cap dest_slot;} \)
  unlessE (has_recycle_rights cap) $ throwError IllegalOperation;
  returnOk $ RecycleCall dest_slot
odE
else if invocation_type label = CNodeRotate \land length args > 5
         \land length excaps > 1 then
doE
  pivot_new_data \leftarrow returnOk $ args ! 0;
  pivot_index \( \tau \) returnOk \( \frac{1}{2} \) data_to_cptr \( \frac{1}{2} \) args ! 1;
  pivot_depth \( \text{returnOk $ data_to_nat $ args ! 2;}
  src_new_data \leftarrow returnOk $ args ! 3;
  src_index \leftarrow returnOk $ data_to_cptr $ args ! 4;
  src_depth \( \text{returnOk $ data_to_nat $ args ! 5;}
  pivot_root_cap <- returnOk $ excaps ! 0;</pre>
  src_root_cap <- returnOk $ excaps ! 1;</pre>
  src_slot <- lookup_source_slot src_root_cap src_index src_depth;</pre>
  pivot_slot <- lookup_pivot_slot pivot_root_cap pivot_index pivot_depth;</pre>
  whenE (pivot_slot = src_slot \times pivot_slot = dest_slot) $
    throwError IllegalOperation;
  unlessE (src_slot = dest_slot) $ ensure_empty dest_slot;
  src_cap <- liftE $ get_cap src_slot;</pre>
  whenE (src_cap = NullCap) $
    throwError $ FailedLookup True $ MissingCapability src_depth;
```

```
pivot_cap <- liftE $ get_cap pivot_slot;
whenE (pivot_cap = NullCap) $
    throwError $ FailedLookup False $ MissingCapability pivot_depth;

new_src_cap \( - \text{ returnOk } \$ update_cap_data True \text{ src_new_data } \text{ src_cap;} \)
new_pivot_cap \( - \text{ returnOk } \$ update_cap_data True \text{ pivot_new_data } \text{ pivot_cap;} \)
whenE (new_src_cap = NullCap) $ throwError IllegalOperation;
whenE (new_pivot_cap = NullCap) $ throwError IllegalOperation;

returnOk $ RotateCall new_src_cap new_pivot_cap \text{ src_slot } \text{ pivot_slot } \text{ dest_slot } \)
odE
else
throwError TruncatedMessage
odE"</pre>
```

## 30.4 Threads

The definitions in this section decode invocations on TCBs.

This definition checks whether the first argument is between the second and third.

```
definition
  range\_check :: "word32 \Rightarrow word32 \Rightarrow word32 \Rightarrow unit se\_monad"
where
  "range_check v min_v max_v =
     unlessE (v \ge min_v \land v \le max_v) $
          throwError $ RangeError min_v max_v"
definition
  decode\_read\_registers :: "data list <math>\Rightarrow cap \Rightarrow tcb\_invocation se\_monad"
"decode_read_registers data cap \equiv case data of
  flags#n#_ <math>\Rightarrow doE
    range_check n 1 $ of_nat (length frameRegisters + length gpRegisters);
    p \leftarrow case cap of ThreadCap p \Rightarrow returnOk p;
     self ← liftE $ gets cur_thread;
    whenE (p = self) $ throwError IllegalOperation;
    returnOk $ ReadRegisters p (flags !! 0) n ARMNoExtraRegisters
  odE
| _ ⇒ throwError TruncatedMessage"
definition
  decode\_copy\_registers :: "data list <math>\Rightarrow cap \Rightarrow cap list \Rightarrow tcb_invocation se_monad"
where
"decode_copy_registers data cap extra_caps \equiv case data of
  flags#_ \Rightarrow doE
     suspend_source \( \text{returnOk (flags !! 0);}
    resume_target \( \tau \) returnOk (flags !! 1);
    \texttt{transfer\_frame} \, \leftarrow \, \texttt{return0k} \, \, \, (\texttt{flags} \, \, \texttt{!!} \, \, \texttt{2}) \, ;
     transfer_integer \( \tau \) returnOk (flags !! 3);
    whenE (extra_caps = []) $ throwError TruncatedMessage;
     src_tcb \( \) (case extra_caps of
       ThreadCap p # \_ \Rightarrow returnOk p
     | _ ⇒ throwError $ InvalidCapability 1);
    \texttt{p} \, \leftarrow \, \texttt{case cap of ThreadCap p} \, \Rightarrow \, \texttt{return0k p;}
     returnOk $ CopyRegisters p src_tcb
```

suspend\_source resume\_target transfer\_frame transfer\_integer ARMNoExtraRegisters odF. | \_ ⇒ throwError TruncatedMessage" definition decode\_write\_registers :: "data list ⇒ cap ⇒ tcb\_invocation se\_monad" "decode\_write\_registers data cap  $\equiv$  case data of flags#n#values  $\Rightarrow$  doE whenE (length values < unat n) \$ throwError TruncatedMessage;</pre>  $\texttt{p} \, \leftarrow \, \texttt{case cap of ThreadCap p} \, \Rightarrow \, \texttt{return0k p;}$  $\texttt{self} \leftarrow \texttt{liftE} \texttt{\$} \texttt{gets} \texttt{cur\_thread};$ whenE (p = self) \$ throwError IllegalOperation; returnOk \$ WriteRegisters p (flags !! 0) (take (unat n) values) ARMNoExtraRegisters odE | \_ ⇒ throwError TruncatedMessage" primrec tc\_new\_fault\_ep :: "tcb\_invocation \Rightarrow cap\_ref option" where "tc\_new\_fault\_ep (ThreadControl target slot faultep croot vroot buffer) = faultep" primrec  $tc\_new\_croot :: "tcb\_invocation <math>\Rightarrow (cap \times cslot\_ptr) option"$ "tc\_new\_croot (ThreadControl target slot faultep croot vroot buffer) = croot" primrec tc\_new\_vroot :: "tcb\_invocation \Rightarrow (cap \times cslot\_ptr) option" "tc\_new\_vroot (ThreadControl target slot faultep croot vroot buffer) = vroot" primrec  $tc_new_buffer :: "tcb_invocation \Rightarrow (vspace_ref \times (cap \times cslot_ptr) option) option"$ "tc\_new\_buffer (ThreadControl target slot faultep croot vroot buffer) = buffer" definition  $decode\_set\_priority :: "data list <math>\Rightarrow cap \Rightarrow tcb\_invocation se\_monad"$ where "decode\_set\_priority args cap  $\equiv$ if length args = 0 then throwError TruncatedMessage else (throwError IllegalOperation OR returnOk (ThreadControl (obj\_ref\_of cap) arbitrary None None None None))" definition decode\_set\_ipc\_buffer :: "data list  $\Rightarrow$  cap  $\Rightarrow$  cslot\_ptr  $\Rightarrow$  (cap  $\times$  cslot\_ptr) list  $\Rightarrow$  tcb\_invocation se\_monad" "decode\_set\_ipc\_buffer args cap slot excs  $\equiv$  doE

whenE (length args = 0) \$ throwError TruncatedMessage; whenE (length excs = 0) \$ throwError TruncatedMessage;

```
buffer \( \tau \) returnOk \$ data_to_vref \$ args ! 0;
  (bcap, bslot) ← returnOk $ excs ! 0;
 newbuf \leftarrow if buffer = 0 then returnOk None
           else doE
      buffer_cap \( \tau \) derive_cap bslot bcap;
      check_valid_ipc_buffer buffer_cap;
      returnOk $ Some (buffer_cap, bslot)
    odE;
 returnOk $
    ThreadControl (obj_ref_of cap) slot None None (Some (buffer, newbuf))
odE"
definition
  decode_set_space
  :: "data list \Rightarrow cap \Rightarrow cslot_ptr \Rightarrow (cap \times cslot_ptr) list \Rightarrow tcb_invocation se_monad"
where
  "decode_set_space args cap slot excaps \equiv doE
  when
E (length args < 3 \lor length excaps < 2) $ throw
Error Truncated
Message;
  fault_ep ← returnOk $ args ! 0;
   \texttt{croot\_data} \;\; \leftarrow \; \texttt{return0k} \; \$ \; \texttt{args} \; ! \; 1;
   vroot_arg ← returnOk $ excaps ! 1;
   can_chg_cr \leftarrow liftE $ liftM Not $ slot_cap_long_running_delete
                      $ get_tcb_ctable_ptr $ obj_ref_of cap;
   $ get_tcb_vtable_ptr $ obj_ref_of cap;
   unlessE (can_chg_cr \( \) can_chg_vr) \( \) throwError IllegalOperation;
   croot_slot \( \tau \) returnOk \( \frac{1}{2} \) snd croot_arg;
   croot_cap' \( \text{derive_cap croot_slot } \)
                   (if croot_data = 0 then id else update_cap_data False croot_data)
                   croot_cap;
   unlessE (is_cnode_cap croot_cap') $ throwError IllegalOperation;
   croot \( \text{returnOk (croot_cap', croot_slot);} \)
   vroot_slot \( \tau \) returnOk \( \frac{1}{2} \) snd vroot_arg;
   vroot_cap' \( \text{derive_cap vroot_slot } \)
                   (if vroot_data = 0 then id else update_cap_data False vroot_data)
                   vroot_cap;
   unlessE (is_valid_vtable_root vroot_cap') $ throwError IllegalOperation;
   vroot \( \text{returnOk (vroot_cap', vroot_slot);} \)
  returnOk $ ThreadControl (obj_ref_of cap) slot (Some (to_bl fault_ep))
                             (Some croot) (Some vroot) None
 odE"
definition
  decode_tcb_configure ::
  "data list \Rightarrow cap \Rightarrow cslot_ptr \Rightarrow (cap \times cslot_ptr) list \Rightarrow tcb_invocation se_monad"
  "decode_tcb_configure args cap slot extra_caps \equiv doE
     whenE (length args < 5) $ throwError TruncatedMessage;</pre>
     whenE (length extra_caps < 3) $ throwError TruncatedMessage;</pre>
```

```
fault_ep 

returnOk $ args ! 0;
            \leftarrow return0k $ args ! 1;
     prio
     croot_data \( \tau \) returnOk \( \frac{1}{2} \) args ! 2;
     vroot_data \( \tau \) returnOk \( \frac{1}{2} \) args ! 3;
     crootvroot \( \tau \) returnOk \( \frac{1}{2} \) take 2 extra_caps;
     buffer_cap \( \tau \) returnOk \( \frac{1}{2} \) extra_caps ! 2;
     buffer ← returnOk $ args ! 4;
     set_prio \( \text{decode_set_priority [prio] cap;} \)
     set_params \( \) decode_set_ipc_buffer [buffer] cap slot [buffer_cap];
     set_space \( \delta \) decode_set_space [fault_ep, croot_data, vroot_data] cap slot crootvroot;
     returnOk $ ThreadControl (obj_ref_of cap) slot (tc_new_fault_ep set_space)
                                  (tc_new_croot set_space) (tc_new_vroot set_space)
                                  (tc_new_buffer set_params)
   odE"
definition
  decode_tcb_invocation ::
  "data \Rightarrow data list \Rightarrow cap \Rightarrow cslot_ptr \Rightarrow (cap \times cslot_ptr) list \Rightarrow
  tcb_invocation se_monad"
where
 "decode_tcb_invocation label args cap slot excs \equiv
  case invocation_type label of
      TCBReadRegisters ⇒ decode_read_registers args cap
    | TCBWriteRegisters ⇒ decode_write_registers args cap
    | TCBCopyRegisters ⇒ decode_copy_registers args cap $ map fst excs
    | TCBSuspend ⇒ returnOk $ Suspend $ obj_ref_of cap
    | TCBResume \Rightarrow returnOk $ Resume $ obj_ref_of cap
    | TCBConfigure ⇒ decode_tcb_configure args cap slot excs
    | TCBSetPriority \Rightarrow decode_set_priority args cap
    | TCBSetIPCBuffer ⇒ decode_set_ipc_buffer args cap slot excs
    | TCBSetSpace ⇒ decode_set_space args cap slot excs
    | _ ⇒ throwError IllegalOperation"
```

## 30.5 IRQ

The following two definitions decode system calls for the interrupt controller and interrupt handlers

```
decode\_irq\_control\_invocation :: "data <math>\Rightarrow data list \Rightarrow cslot\_ptr \Rightarrow cap list
                                        \Rightarrow irq_control_invocation se_monad" where
"decode_irq_control_invocation label args src_slot cps \equiv
(if invocation_type label = IRQIssueIRQHandler
   then if length args \geq 3 \wedge length cps \geq 1
     then let x = args ! 0; index = args ! 1; depth = args ! 2;
               cnode = cps ! 0; irqv = ucast x in doE
       whenE (x > ucast maxIRQ) $
         throwError (RangeError 0 (ucast maxIRQ));
       irq_active \( \) liftE \( \) is_irq_active irqv;
       whenE irq_active $ throwError RevokeFirst;
       {\tt dest\_slot} \, \leftarrow \, {\tt lookup\_target\_slot}
               cnode (data_to_cptr index) (unat depth);
       ensure_empty dest_slot;
       returnOk $ IRQControl irqv dest_slot src_slot
     odF.
   else throwError TruncatedMessage
```

```
else if invocation_type label = IRQInterruptControl
    then liftME InterruptControl
         $ arch_decode_interrupt_control args cps
  else throwError IllegalOperation)"
definition
  decode_irq_handler_invocation :: "data <math>\Rightarrow irq \Rightarrow (cap \times cslot_ptr) list
                                       \Rightarrow irq_handler_invocation se_monad" where
 "decode_irq_handler_invocation label irq cps =
  if invocation_type label = IRQAckIRQ
    then returnOk $ ACKIrq irq
  else if invocation_type label = IRQSetIRQHandler
    then if cps \neq []
      then let (cap, slot) = hd cps in
      if is_aep_cap cap \land AllowSend \in cap_rights cap
      then returnOk $ SetIRQHandler irq cap slot
      else throwError $ InvalidCapability 0
    else throwError TruncatedMessage
  else if invocation_type label = IRQClearIRQHandler
    then returnOk $ ClearIRQHandler irq
  else throwError IllegalOperation"
```

## 30.6 Untyped

The definitions in this section deal with decoding invocations of untyped memory capabilities.

### definition

```
\verb|"arch_data_to_obj_type n| \equiv
  if n = 0 then Some SmallPageObj
  else if n = 1 then Some LargePageObj
  else if n = 2 then Some SectionObj
  else if n = 3 then Some SuperSectionObj
  else if n = 4 then Some PageTableObj
  else if n = 5 then Some PageDirectoryObj
  else None"
definition
  data_to_obj_type :: "data \Rightarrow apiobject_type se_monad" where
  "data_to_obj_type type \equiv doE
   n ← returnOk $ data_to_nat type;
    if n = 0 then
      returnOk $ Untyped
    else if n = 1 then
      returnOk $ TCBObject
    else if n = 2 then
      returnOk $ EndpointObject
    else if n = 3 then
      returnOk $ AsyncEndpointObject
    else if n = 4 then
      returnOk $ CapTableObject
    else (case arch_data_to_obj_type (n - 5)
       of Some tp \Rightarrow returnOk (ArchObject tp)
        | None ⇒ throwError (InvalidArgument 0))
  odE"
```

 ${\tt arch\_data\_to\_obj\_type} \ :: \ {\tt "nat} \ \Rightarrow \ {\tt aobject\_type} \ {\tt option"} \ {\tt where}$ 

```
decode_untyped_invocation ::
  "data \Rightarrow data list \Rightarrow cslot_ptr \Rightarrow cap \Rightarrow cap list \Rightarrow untyped_invocation se_monad"
where
"decode_untyped_invocation label args slot cap excaps \equiv doE
  unlessE (invocation_type label = UntypedRetype) $ throwError IllegalOperation;
  whenE (length args < 6) $ throwError TruncatedMessage;</pre>
  whenE (length excaps = 0) $ throwError TruncatedMessage;
  root_cap \( \tau \) returnOk \( \frac{1}{2} \) excaps ! 0;
  new_type \( \text{data_to_obj_type (args!0);} \)
  user_obj_size \leftarrow return0k $ data_to_nat (args!1);
  unlessE (user_obj_size < word_bits)</pre>
    $ throwError (RangeError 0 (of_nat word_bits - 1));
  whenE (new_type = CapTableObject \( \triangle \text{ user_obj_size = 0} \)
    $ throwError (InvalidArgument 1);
  whenE (new_type = Untyped \( \) user_obj_size < 4)
    $ throwError (InvalidArgument 1);
  ensure_no_children slot;
  node_index \( \text{returnOk $ data_to_cptr (args!2);} \)
  node_depth \( \text{return0k $ data_to_nat (args!3);} \)
  node_cap \( \tau \) if node_depth = 0
         then returnOk root_cap
         else doE
             node\_slot \; \leftarrow \; lookup\_target\_slot
                  root_cap node_index node_depth;
             liftE $ get_cap node_slot
         odE;
  if is_cnode_cap node_cap
         then returnOk ()
         else throwError $ FailedLookup False $ MissingCapability node_depth;
  node_offset \( \text{returnOk $ data_to_nat (args ! 4);} \)
  node_window \( \text{returnOk $ data_to_nat (args ! 5);} \)
  radix_bits \( \tau \) returnOk \( \frac{1}{2} \) bits_of node_cap;
  node_size \( \text{return0k (2 ^ radix_bits);} \)
  whenE (node_offset < 0 \lor node_offset > node_size - 1) $
    throwError $ RangeError 0 (of_nat (node_size - 1));
  whenE (node_window < 1 ∨ node_window > 256) $ throwError $ RangeError 1 256;
  whenE (node_window < 1 \lor node_window > node_size - node_offset) $
    throwError $ RangeError 1 (of_nat (node_size - node_offset));
  oref 
    returnOk $ obj_ref_of node_cap;
  offsets \( \text{returnOk $ map (nat_to_cref radix_bits)} \)
                               [node_offset ..< node_offset + node_window];</pre>
  slots \leftarrow returnOk $ map (\lambdacref. (oref, cref)) offsets;
  mapME_x ensure_empty slots;
  (ptr, block_size) \leftarrow case cap of
                           UntypedCap p n \Rightarrow returnOk (p,n)
                         | \_ \Rightarrow fail;
  returnOk $ Retype slot ptr block_size new_type user_obj_size slots
odE"
```

## 30.7 Toplevel invocation decode.

This definition is the toplevel decoding definition; it dispatches to the above definitions, after checking, in some cases, whether the invocation is allowed.

```
definition
  decode_invocation ::
  "data \Rightarrow data list \Rightarrow cap_ref \Rightarrow cslot_ptr \Rightarrow cap \Rightarrow (cap 	imes cslot_ptr) list \Rightarrow invocation se_monad"
  "decode_invocation label args cap_index slot cap excaps \equiv
  case cap of
    EndpointCap ptr badge rights \Rightarrow
      \texttt{if AllowSend} \, \in \, \texttt{rights then}
        returnOk $ InvokeEndpoint ptr badge (AllowGrant ∈ rights)
      else throwError $ InvalidCapability 0
  | AsyncEndpointCap ptr badge rights \Rightarrow
      \texttt{if AllowSend} \, \in \, \texttt{rights then} \\
        returnOk $ InvokeAsyncEndpoint ptr badge (if args = [] then 0 else hd args)
      else throwError $ InvalidCapability 0
  | ReplyCap thread False \Rightarrow
      returnOk $ InvokeReply thread slot
  | IRQControlCap \Rightarrow
      liftME InvokeIRQControl
         $ decode_irq_control_invocation label args slot (map fst excaps)
  | IRQHandlerCap irq \Rightarrow
      {\tt liftME\ InvokeIRQHandler}
         $ decode_irq_handler_invocation label irq excaps
  | ThreadCap ptr \Rightarrow
      liftME InvokeTCB $ decode_tcb_invocation label args cap slot excaps
  | CNodeCap ptr bits \_\Rightarrow
      liftME InvokeCNode $ decode_cnode_invocation label args cap (map fst excaps)
  | UntypedCap ptr sz \Rightarrow
      liftME InvokeUntyped $ decode_untyped_invocation label args slot cap (map fst excaps)
  | ArchObjectCap arch_cap ⇒
      liftME InvokeArchObject $
         arch_decode_invocation label args cap_index slot arch_cap excaps
      throwError $ InvalidCapability 0"
```

end

# 31 An Initial Kernel State

```
theory Init_A
 imports Retype_A
begin
```

This is not a specification of true kernel initialisation. This theory describes a dummy initial state only, to show that the invariants and refinement relation are consistent.

```
definition
  idle_thread_ptr :: word32 where
  "idle_thread_ptr = 0x1000"
definition
  init_tcb_ptr :: word32 where
  "init_tcb_ptr = 0x2000"
definition
  init_irq_node_ptr :: word32 where
  "init_irq_node_ptr = 0x3000"
definition
  init_globals_frame :: word32 where
  "init_globals_frame = 0x5000"
definition
  init_global_pd :: word32 where
  "init_global_pd = 0x60000"
definition
  "init_arch_state \equiv (
   arm_globals_frame = init_globals_frame,
    arm_asid_table = empty,
    arm_hwasid_table = empty,
    arm_next_asid = 0,
    arm_asid_map = empty,
    arm_global_pd = init_global_pd,
    arm_global_pts = [],
    arm\_kernel\_vspace = \lambda vref.
      if vref \in \{0..mask 20\}
      then ArmVSpaceKernelWindow
      else ArmVSpaceInvalidRegion
definition
  empty_context :: user_context where
  "empty_context \equiv \lambda_-. 0"
definition
  "global_pd \equiv (\lambda_. InvalidPDE) (0 := SuperSectionPDE (addrFromPPtr 0) {} {})"
definition
  "init_kheap \equiv
```

```
(\lambda x. \text{ if } \exists \text{irq} :: \text{irq. init\_irq\_node\_ptr} + (\text{ucast irq} << \text{cte\_level\_bits}) = x
        then Some (CNode (empty_cnode 0)) else None)
  (\texttt{idle\_thread\_ptr} \; \mapsto \; \texttt{TCB} \; ( )
    tcb_ctable = NullCap,
   tcb_vtable = NullCap,
   tcb_reply = NullCap,
   tcb_caller = NullCap,
   tcb_ipcframe = NullCap,
   tcb_state = IdleThreadState,
   tcb_fault_handler = replicate word_bits False,
   tcb_ipc_buffer = 0,
   tcb_context = empty_context,
   tcb_fault = None
  init\_globals\_frame \mapsto ArchObj (DataPage ArmSmallPage),
  init\_global\_pd \mapsto ArchObj (PageDirectory global\_pd)
definition
  \verb"init_cdt \equiv \verb"empty"
definition
  "init_A_st ≡ (
    kheap = init_kheap,
    cdt = init_cdt,
    is_original_cap = \lambda_-. True,
    cur_thread = idle_thread_ptr,
    idle_thread = idle_thread_ptr,
    machine_state = init_machine_state,
    interrupt\_irq\_node = \lambda irq. init\_irq\_node\_ptr + (ucast irq << cte\_level\_bits),
    interrupt_states = \lambda_{-}. Structures_A.IRQInactive,
    arch_state = init_arch_state
```

end

# 32 Kernel Events

```
{\bf theory} \ {\tt Event\_H}
\mathbf{imports} \texttt{ "../machine/MachineTypes"}
begin
These are the user-level and machine generated events the kernel reacts to.
datatype syscall =
    SysSend
  | SysNBSend
  | SysCall
  | SysWait
  | SysReply
  | SysReplyWait
  | SysYield
datatype event =
    {\tt SyscallEvent\ syscall}
  | UnknownSyscall nat
  | UserLevelFault machine_word machine_word
  | Interrupt
  | VMFaultEvent vmfault_type
```

 $\mathbf{end}$ 

# 33 System Calls

```
theory Syscall_A
imports "../spec/Event_H" Decode_A Init_A
begin
```

This theory defines the entry point to the kernel, call\_kernel, which is called by the assembly stubs after switching into kernel mode and saving registers. There are five kinds of events that end up in a switch to kernel mode. These events are described by the enumerated type event, defined in chapter 32. One of the five events is an actual system call by the user, the other four are related to faults and interrupts. There are seven different kinds of user system calls, described by the enumerated type syscall, also defined in chapter 32.

The call\_kernel function delegates the event-specific behaviour to handle\_event which in turn further dispatches to system-call specific handler functions.

In particular, two of the system calls, namely SysSend and SysCall, correspond to a method invocation on capabilities. They are handled in the handle\_invocation operation, which is made up of three phases: first checking if the caller has the capabilities to perform the operation, then decoding the arguments received from the user (using the decode\_invocation operation), and finally actually performing the invocation (using the perform\_invocation). These three phases are wrapped into a more generic syscall framework function described below.

## 33.1 Generic system call structure

The syscall operation generically describes the usual execution of system calls in three phases, where the first phase may result in a fault, the second phase may result in an error and the third phase may be interrupted. The first two phases are used for argument decoding and checking. The last phase commits and executes the system call.

The syscall operation has five arguments:

- the first operation m\_fault to execute, that may result in a fault;
- the fault handler h\_fault to execute if the first operation resulted in a fault;
- the second operation m\_error to execute (if no fault occured in the first operation); this second operation may result in an error;
- the error handler h\_error to execute if the second operation resulted in an error;
- the third and last operation h\_error to execute (if no error occured in the second operation); this operation may be interrupted.

### definition

```
Inl e \Rightarrow without_preemption $ h_error e | Inr b \Rightarrow m_finalise b ) odE) ) odE"
```

## 33.2 System call entry point

The kernel user can perform seven kinds of system calls, described by the enumerated type syscall, defined in section 33.1. These seven system calls can be categorised into two broad families: sending messages and receiving messages, the two main services provided by the kernel.

The usual case for sending messages (Send event) consists of the user sending a message to an object, without expecting any answer. The sender is blocked until the receiver is waiting to receive. In case the receiver is not trusted, an explicit non-blocking send operation can be used (NBSend event). If a reply is requested from the receiver, the Call operation can be used (Call event). The Call operation will automatically provide a Reply capability to the receiver.

All three sending operations are handled by the handle\_invocation operation, which takes two boolean arguments, one to indicate if a reply is requested and the other to indicate if the send is blocking or not.

The other direction is the reception of messages. This is done by performing a Wait operation on an endpoint kernel object. The receiver is then blocked until a sender performs a Send operation on the endpoint object, resulting in a message transfer between the sender and the receiver. The receiver may also perform a Reply operation (Reply event) in response to a Call, which is always non-blocking. When the receiver is a user-level server, it generally runs a loop waiting for messages. On handling a received message, the server will send a reply and then return to waiting. To avoid excessive switching between user and kernel mode, the kernel provides a ReplyWait operation, which is simply a Reply followed by Wait.

Finally, the last event, Yield, enables the user to donate its remaining timeslice.

The invocation is made up of three phases. The first phase corresponds to a lookup of capabilities to check that the invocation is valid. This phase can result in a fault if a given CSpace address is invalid (see the function resolve\_address\_bits). The second phase is the decoding of the arguments given by the user. This is handled by the decode\_invocation operation. This operation can result in an error if, for example, the number of arguments is less than required by the operation, or if some argument capability has the wrong type. Finally, the actual invocation is performed, using the perform\_invocation function. Note that this last phase is preemtable.

```
odE"
| "perform_invocation block call (InvokeTCB i) = invoke_tcb i"
| "perform_invocation block call (InvokeReply thread slot) =
    liftE (do
      sender \( \tau \) gets cur_thread;
      do_reply_transfer sender thread slot;
      return []
    od)"
| "perform_invocation block call (InvokeCNode i) =
      invoke_cnode i;
      returnOk []
    odE"
| "perform_invocation block call (InvokeIRQControl i) =
     invoke_irq_control i;
     returnOk []
   odE"
| "perform_invocation block call (InvokeIRQHandler i) =
     liftE $ invoke_irq_handler i;
     returnOk []
   odE"
| "perform_invocation block call (InvokeArchObject i) =
    arch_perform_invocation i"
definition
  handle_invocation :: "bool <math>\Rightarrow bool \Rightarrow unit p_monad"
where
  "handle_invocation calling blocking \equiv doE
    \texttt{thread} \leftarrow \texttt{liftE} \texttt{\$ gets cur\_thread;}
    info \( \text{without_preemption $ get_message_info thread;} \)
    ptr \( \text{without_preemption $ liftM data_to_cptr $} \)
           as_user thread $ get_register cap_register;
    syscall
      (doE
          (cap, slot) ← cap_fault_on_failure ptr False $ lookup_cap_and_slot ptr;
         buffer \( \) liftE \( \) lookup_ipc_buffer False thread;
         extracaps \leftarrow lookup_extra_caps buffer info;
         returnOk (slot, cap, extracaps, buffer)
       (\lambdafault. when blocking $ handle_fault thread fault)
       (\lambda(slot, cap, extracaps, buffer). doE
             args ← liftE $ get_mrs thread buffer info;
             decode_invocation (mi_label info) args ptr slot cap extracaps
       odE)
       (\lambdaerr. when calling $
             reply_from_kernel thread $ msg_from_syscall_error err)
       (\lambdaoper. doE
             without_preemption $ set_thread_state thread Restart;
             reply \( \text{perform_invocation blocking calling oper;} \)
```

```
without_preemption $ (do
                   state \( \text{get_thread_state thread;} \)
                   (case state of
                           \texttt{Restart} \ \Rightarrow \ (\texttt{do}
                                when calling $
                                    reply_from_kernel thread (0, reply);
                                set_thread_state thread Running
                            od)
                        | \_ \Rightarrow  return ()
              od)
        odE)
  odE"
definition
  handle_yield :: "unit s_monad" where
  "handle_yield \equiv return ()"
  handle\_send :: "bool \Rightarrow unit p\_monad" where
  "handle_send bl \equiv handle_invocation False bl"
  \verb|handle_call| :: "unit p_monad" where \\
 "handle_call \equiv handle_invocation True True"
  delete_caller_cap :: "obj_ref ⇒ unit s_monad" where
 "delete_caller_cap t \equiv cap_delete_one (t, tcb_cnode_index 3)"
  handle_wait :: "unit s_monad" where
  \texttt{"handle\_wait} \, \equiv \, \mathsf{do}
      thread \leftarrow gets cur\_thread;
      delete_caller_cap thread;
      \texttt{ep\_cptr} \; \leftarrow \; \texttt{liftM} \; \; \texttt{data\_to\_cptr} \; \; \$ \; \; \texttt{as\_user} \; \; \texttt{thread} \; \; \$
                    get_register cap_register;
      (cap_fault_on_failure ep_cptr True $ doE
         ep_cap 

lookup_cap ep_cptr;
         let flt = (throwError $ MissingCapability 0)
         (case ep_cap
            of EndpointCap ref badge rights \Rightarrow
                (if AllowRecv \in rights
                 then liftE $ receive_ipc thread ep_cap
                 else flt)
             | AsyncEndpointCap ref badge rights \Rightarrow
                (if AllowRecv \in rights
                 then liftE $ receive_async_ipc thread ep_cap
                 else flt)
             | \_ \Rightarrow flt)
       odE)
       <catch> handle_fault thread
```

```
od"

definition
   handle_reply :: "unit s_monad" where
"handle_reply = do
   thread \( \times \) gets cur_thread;
   caller_cap \( \times \) get_cap (thread, tcb_cnode_index 3);
   case caller_cap of
      ReplyCap caller False \( \times \) do_reply_transfer thread caller (thread, tcb_cnode_index 3)
   | NullCap \( \times \) return ()
   | _ \( \times \) fail
   od"
```

## 33.3 Top-level event handling

```
\verb|handle_event| :: "event| \Rightarrow \verb|unit| p_monad"|
  "handle_event (SyscallEvent call) =
   (case call of
          SysSend \Rightarrow handle\_send True
         | SysNBSend \Rightarrow handle_send False
        | SysCall \Rightarrow handle_call
        | SysWait \Rightarrow without_preemption handle_wait
        | SysYield \Rightarrow without_preemption handle_yield
         | SysReply \Rightarrow without_preemption handle_reply
         | SysReplyWait \Rightarrow without_preemption $ do
             handle_reply;
             handle_wait
           od)"
| "handle_event (UnknownSyscall n) = (without_preemption $ do
    thread ← gets cur_thread;
    handle_fault thread $ UnknownSyscallException $ of_nat n;
    return ()
  od)"
| "handle_event (UserLevelFault w1 w2) = (without_preemption $ do
    thread ← gets cur_thread;
    handle_fault thread $ UserException w1 (w2 && mask 29);
    return ()
  od)"
| "handle_event Interrupt = (without_preemption $ do
    active \( \to \) do_machine_op getActiveIRQ;
    (case active of
       Some irq \Rightarrow handle_interrupt irq
     | None \Rightarrow return ())
  od)"
| "handle_event (VMFaultEvent fault_type) = (without_preemption $ do
    thread ← gets cur_thread;
    handle_vm_fault thread fault_type <catch> handle_fault thread;
    return ()
  od)"
```

## 33.4 Kernel entry point

This function is the main kernel entry point. The main event loop of the kernel handles events, handles a potential preemption interrupt, schedules and switches back to the active thread.

### definition

```
call_kernel :: "event ⇒ unit s_monad" where
"call_kernel ev ≡ do
    handle_event ev <handle>
        (λ_. without_preemption $ do
              irq ← do_machine_op getActiveIRQ;
              when (irq ≠ None) $ handle_interrupt (the irq)
              od);
    schedule;
    activate_thread
od"
```

 $\quad \text{end} \quad$ 

# 34 Glossary

aep, async\_ep,
AsyncEndpoint

Asynchronous Communication Endpoint. A kernel object in seL4 for asynchronous message passing.

asid, asid pool

Address Space Identifier. ASIDs are associated with page directories (PDs) and define the virtual address space of a thread. Multiple threads may be in the same address space. Since ARM hardware supports only 255 different ASIDs, seL4 on ARM supports the concept of virtual ASIDs that are mapped to hardware ASIDS managed in a two-level structure. The user manages only the second level of this structure: the asid pool. An asid pool can be seen as a set of virtual ASIDs that can be connected to and disconnected from page directories.

badge

A badge is a piece of extra information stored in an endpoint capability. It can be used by applications to identify caps previously handed out to clients.

cap, capability

The main access control concept in seL4. A capability conceptually is a reference to a kernel object together with a set of access rights. Most seL4 capabilities store additional bits of information. Some of this additional information may be exposed to the user, but the bulk of it is kernel-internal book-keeping information. Capabilities are stored in CNodes and TCBs.

 $\mathbf{cdt}$ 

Capability Derivation Tree. A kernel-internal data structure that tracks the child/parent relationship between capabilities. Capabilities to new objects are children of the Untyped capability the object was created from. Capabilities can also be copied; in this case the user may specify if the operation should produce children or siblings of the source capability. The revoke operation will delete all children of the invoked capability.

cnode

Capability Node. Kernel-controlled storage that holds capabilities. Capability nodes can be created in different sizes and be shared between CSpaces. CNodes can be pointed to by capabilities themselves.

cspace

A directed graph of CNodes. The CSpace of a thread defines the set of capabilities it has access to. The root of the graph is the CNode capability in the CSpace slot of the thread. The edges of the graph are the CNode capabilities residing in the CNodes spanned by this root.

 $\mathbf{cptr}$ 

Capability Pointer. A user-level reference to a capability, relative to a specified root CNode or the thread's CSpace root. In this specification, a user-level capability pointer is a sequence of bits that define a path in the CSpace graph that should end in a capability slot. The kernel resolves user-level capability pointers into capability slot pointers (cslot\_ptr).

 ${\bf cslot\_ptr}$ 

Capability Slot Pointer. A kernel-internal reference to a capability. It identifies the kernel object the capability resides in as well as the location (slot) of the capability inside this object.

ep

Endpoint. Without further qualifier refers to a synchronous communications (IPC) endpoint in seL4.

guard

Guard of a CNode capability. From the user's perspetive the CSpace of a thread is organised as a guardedage table. The kernel will resolve user capability pointers into internal capability slot pointers. The guard of one link/edge in the CSpace graph defines a sequence of bits that will be stripped from the user-level capability pointer before resolving resumes at the next CNode.

ipc

Inter Process Communication. In seL4: sending short messages between threads. The kernel supports both synchronous and asynchronous message passing. To communicate via IPC in seL4, the receiver listens at an endpoint object and the sender sends to the same endpoint object.

kheap

Kernel Heap. This is not an actual C heap in the sense that it supports malloc and free. Rather, it is the kernel virtual memory view of physical memory in the machine.

pd

Page Directory. The first level of an ARM virtual memory page table. A page directory can be seen as an array of page directory entries (PDEs).

pde

Page Directory Entry. One entry in the page directory. It either is invalid, contains a translation to a frame, or a translation to a second level page table.

 $\mathbf{pt}$ 

Page Table. The second level of an ARM virtual memory page table. It can be seen as an array of page table entries.

pte

Page Table Entry. One entry of a second level ARM page table. It is either invalid or contains a translation to a frame.

replycap

Reply Capability. Reply capabilities are created automatically in the receiver of a Call IPC. The reply capability points back to the sender of the call and can be used to send a reply efficiently without having to explicitly set up a return channel. Reply capabilities can be invoked only once. Internally, reply capabilities are created as copies of so-called Master Reply Capabilities that are always present in the master reply slot of the sender's TCB.

tcb

Thread Control Block. The kernel object that stores management data for threads, such as the thread's CSpace, VSpace, thread state, or user registers.

thread

The CPU execution abstraction of seL4.

 $\mathbf{vm}$ 

Virtual Memory. The concept of translating virtual memory addresses to physical frames. SeL4 uses the MMU (Memory Management Unit) to provide controlled virtual memory mechanisms to the user, to protect kernel data and code from users, and to enforce separation between users (if set up correctly).

vspace

In analogy to CSpace, the virtual memory space of a thread. In the ARM case, the VSpace of a thread is defined by its top-level page directory and that page directory's ASID.

zombie

Zombie Capability. This capability is not accessible to the user. It stores continuation information for the preemtable capability delete operation.

# **Bibliography**

- [1] Andrew Boyton. A verified shared capability model. In Gerwin Klein, Ralf Huuck, and Bastian Schlich, editors, *Proceedings of the 4th Workshop on Systems Software Verification*, volume 254 of *Electronic Notes in Computer Science*, pages 25–44, Aachen, Germany, October 2009. Elsevier.
- [2] David Cock. Bitfields and tagged unions in C: Verification through automatic generation. In Bernhard Beckert and Gerwin Klein, editors, *Proceedings of the 5th International Verification Workshop*, volume 372 of *CEUR Workshop Proceedings*, pages 44–55, Sydney, Australia, August 2008.
- [3] David Cock, Gerwin Klein, and Thomas Sewell. Secure microkernels, state monads and scalable refinement. In Otmane Ait Mohamed, César Muñoz, and Sofiène Tahar, editors, *Proceedings of the 21st International Conference on Theorem Proving in Higher Order Logics*, volume 5170 of Lecture Notes in Computer Science, pages 167–182, Montreal, Canada, August 2008. Springer.
- [4] Jack B. Dennis and Earl C. Van Horn. Programming semantics for multiprogrammed computations. *Communications of the ACM*, 9:143–155, 1966.
- [5] Philip Derrin, Kevin Elphinstone, Gerwin Klein, David Cock, and Manuel M. T. Chakravarty. Running the manual: An approach to high-assurance microkernel development. In *Proceedings* of the ACM SIGPLAN Haskell Workshop, Portland, OR, USA, September 2006.
- [6] Dhammika Elkaduwe, Gerwin Klein, and Kevin Elphinstone. Verified protection model of the seL4 microkernel. Technical Report NRL-1474, NICTA, October 2007. Available from http://ertos.nicta.com.au/publications/papers/Elkaduwe\_GE\_07.pdf.
- [7] Dhammika Elkaduwe, Gerwin Klein, and Kevin Elphinstone. Verified protection model of the seL4 microkernel. In Jim Woodcock and Natarajan Shankar, editors, Proceedings of Verified Software: Theories, Tools and Experiments 2008, volume 5295 of Lecture Notes in Computer Science, pages 99–114, Toronto, Canada, October 2008. Springer.
- [8] Kevin Elphinstone, Gerwin Klein, Philip Derrin, Timothy Roscoe, and Gernot Heiser. Towards a practical, verified kernel. In *Proceedings of the 11th Workshop on Hot Topics in Operating Systems*, pages 117–122, San Diego, CA, USA, May 2007.
- [9] Gernot Heiser, Kevin Elphinstone, Ihor Kuz, Gerwin Klein, and Stefan M. Petters. Towards trustworthy computing systems: Taking microkernels to the next level. *ACM Operating Systems Review*, 41(4):3–11, July 2007.
- [10] Gerwin Klein. Operating system verification an overview.  $S\bar{a}dhan\bar{a}$ , 34(1):27-69, February 2009.
- [11] Gerwin Klein, June Andronick, Kevin Elphinstone, Gernot Heiser, David Cock, Philip Derrin, Dhammika Elkaduwe, Kai Engelhardt, Rafal Kolanski, Michael Norrish, Thomas Sewell, Harvey Tuch, and Simon Winwood. seL4: Formal verification of an OS kernel. *Communications of the ACM*, 53(6):107–115, June 2010.
- [12] Gerwin Klein, Philip Derrin, and Kevin Elphinstone. Experience report: seL4 formally verifying a high-performance microkernel. In *Proceedings of the 14th International Conference on Functional Programming*, pages 91–96, Edinburgh, UK, August 2009. ACM.
- [13] Gerwin Klein, Kevin Elphinstone, Gernot Heiser, June Andronick, David Cock, Philip Derrin, Dhammika Elkaduwe, Kai Engelhardt, Rafal Kolanski, Michael Norrish, Thomas Sewell, Harvey Tuch, and Simon Winwood. seL4: Formal verification of an OS kernel. In *Proceedings of the 22nd ACM Symposium on Operating Systems Principles*, pages 207–220, Big Sky, MT, USA, October 2009. ACM.

- [14] Tobias Nipkow, Lawrence Paulson, and Markus Wenzel. Isabelle/HOL A Proof Assistant for Higher-Order Logic, volume 2283 of Lecture Notes in Computer Science. 2002.
- [15] Harvey Tuch. Formal Memory Models for Verifying C Systems Code. PhD thesis, School of Computer Science and Engineering, University of NSW, Sydney 2052, Australia, August 2008.
- [16] Harvey Tuch. Structured types and separation logic. In Ralf Huuck, Gerwin Klein, and Bastian Schlich, editors, *Proceedings of the 3rd Workshop on Systems Software Verification*, volume 217 of *Electronic Notes in Computer Science*, pages 41–59, Sydney, Australia, February 2008. Elsevier.
- [17] Harvey Tuch. Formal verification of C systems code: Structured types, separation logic and theorem proving. *Journal of Automated Reasoning: Special Issue on Operating System Verification*, 42(2–4):125–187, April 2009.
- [18] Harvey Tuch and Gerwin Klein. A unified memory model for pointers. In *Proceedings of the 12th International Conference on Logic for Programming, Artificial Intelligence and Reasoning*, pages 474–488, Montego Bay, Jamaica, December 2005.
- [19] Harvey Tuch, Gerwin Klein, and Gernot Heiser. OS verification now! In *Proceedings of the* 10th Workshop on Hot Topics in Operating Systems, pages 7–12, Santa Fe, NM, USA, June 2005. USENIX.
- [20] Harvey Tuch, Gerwin Klein, and Michael Norrish. Types, bytes, and separation logic. In Martin Hofmann and Matthias Felleisen, editors, Proceedings of the 34th ACM SIGPLAN-SIGACT Symposium on Principles of Programming Languages, pages 97–108, Nice, France, January 2007.
- [21] Simon Winwood, Gerwin Klein, Thomas Sewell, June Andronick, David Cock, and Michael Norrish. Mind the gap: A verification framework for low-level C. In Stefan Berghofer, Tobias Nipkow, Christian Urban, and Makarius Wenzel, editors, Proceedings of the 22nd International Conference on Theorem Proving in Higher Order Logics, volume 5674 of Lecture Notes in Computer Science, pages 500–515, Munich, Germany, August 2009. Springer.