## **Project: Fast Fourier Transform (FFT)**



INFO: [SIM 4] CSIM will launch GCC as the compiler.

Compiling ../../../../Desktop/WES237C\_Fall2021/Read\_the\_docs-master/project\_files/project4/FFT/HLS/2\_Skeleton\_Restructured/fft\_test.cpp in debug mode Compiling ../../../../Desktop/WES237C\_Fall2021/Read\_the\_docs-master/project\_files/project4/FFT/HLS/2\_Skeleton\_Restructured/fft.cpp in debug mode Generating csim.exe

RMSE(R) RMSE(I) 8742.694335937500000 9995.0703125000000000

\*\*\*\*\*\*\*\*\*

FAIL: Output DOES NOT match the golden output

**Question 1:** What changes would this code require if you were to use a custom CORDIC similar to what you designed for Project: CORDIC? Compared to a baseline code with HLS math functions for cos() and sin(), would changing the accuracy of your CORDIC core make the DFT hardware resource usage change? How would it affect the performance? Note that you do not need to implement the CORDIC in your code, we are just asking you to discuss potential tradeoffs that would be possible if you used a CORDIC that you designed instead of the one from Xilinx.

**ANS:** What would be different to use a custom CORDIC would be having to specify the library search path, we would have more control. However, the main drawback of the conventional CORDIC is that the number of iterations is equal to the number of angle constants. Among a great deal of research to overcome this disadvantage, angle recording method is an effective method because it is capable of reducing maybe 50% of the number of iterations.

the CORDIC algorithm stops converging after a point. This is because the successive approximation step sizes is equal to the magnitude of angle, where j is the iteration number. Custom has a effective limit for the sine and cosine functions' input magnitude. If the value of t is constrained to be smaller than this limit, then the CORDIC is used directly. Otherwise, the magnitude of t must be tested and if it is above the limit, an alternative software algorithm must be used, such as the math.h library functions cos() and sin().

**Question 2:** Rewrite the code to eliminate these math function calls (i.e. cos() and sin()) by utilizing a table lookup. How does this change the throughput and resource utilization? What happens to the table lookup when you change the size of your DFT?

**ANS:** High precision arbitrary sin() and cos() in particular tend to be expensive operations. The coefficients of cos and sin have been calculated in advance and the constant table is easy to read directly, so the code only needs to be accessed through

Simply getting a number from a list is much faster than calculating the number with an algorithm or using a trigonometric function. The primary disadvantage of lookup tables is their memory usage and that continues as the DFT size is increased.

**Question 3:** Modify the DFT function interface so that the input and outputs are stored in separate arrays. Modify the testbench to accommodate this change to DFT interface. How does this affect the optimizations that you can perform? How does it change the performance? And how does the resource usage change? You should use this modified interface for the remaining questions.

**ANS:** The FFT is calculated in two parts. The first one transforms the original data array into a bit-reverse order array by applying the bit-reversal method. This makes the mathematical calculations of the second easier. The second part processes the FFT in N\*log2(N) operations.

**Question 4:** Loop Optimizations: Examine the effects of loop unrolling and array partitioning on the performance and resource utilization. What is the relationship between array partitioning and loop unrolling? Does it help to perform one without the other? Plot the performance in terms of number of DFT operations per second (throughput) versus the unroll and array partitioning factor. Plot the same trend for resources (showing LUTs, FFs, DSP blocks, BRAMs). What is the general trend in both cases? Which design would you select? Why?

ANS: A1024-point FFT of complex 32-bit floating point values, running at 250 MHz would require 1024 points\*(8 bytes/point)\*250\*109Hz = 1Terabyte/second of data into the FPGA. The relationship between array partitioning and loop unroll is that it tries to achieve kernel computation optimization by expanding the processing code to match that data path. The logic is

to consume all the data as soon as it arrives at the kernel. I have to use both together for it to compile.

Question 5: Dataflow: Apply dataflow pragma to your design to improve throughput. You may need to change your code and make submodules so that it aligns with the task-level or function-level modularity that dataflow can exploit; Xilinx provides some examples of dataflow code. The HLS User Guide pages 145-154 and this summary provide more information. How much improvement does dataflow provide? How does dataflow affect resource usage? What about BRAM usage specifically? Did you modify the code to make it more amenable to dataflow? If so, how? Please describe your architecture(s) with figures on your report.

**ANS:** The dataflow directive attempts to best implement the memory used to pass data between the two functions. The second for loop labeled butterfly performs all of the butterfly operations for the current stage. This butterfly for loop has another nested for loop with the label DFTpts; each iteration of this for loop performs one butterfly operation. Remember that we are dealing with complex numbers, thus we must perform complex additions and multiplications. The first line in this DFTpts for loop determines the offset of the butterfly.

```
//Call fft
DTYPE Stage1_R[SIZE], Stage1_I[SIZE];
DTYPE Stage2 R[SIZE], Stage2 I[SIZE];
DTYPE Stage3 R[SIZE], Stage3 I[SIZE];
DTYPE Stage4 R[SIZE], Stage4 I[SIZE];
DTYPE Stage5_R[SIZE], Stage5_I[SIZE];
DTYPE Stage6 R[SIZE], Stage6 I[SIZE];
DTYPE Stage7_R[SIZE], Stage7_I[SIZE];
DTYPE Stage8 R[SIZE], Stage8 I[SIZE];
DTYPE Stage9 R[SIZE], Stage9 I[SIZE];
DTYPE Stage10 R[SIZE], Stage10 I[SIZE];
bit_reverse(X_R, X_I, Stage1_R, Stage1_I);
fft stage first(Stage1 R, Stage1 I, Stage2 R, Stage2 I);
fft_stages(Stage2_R, Stage2_I, 2, Stage3_R, Stage3_I);
fft_stages(Stage3_R, Stage3_I, 3, Stage4_R, Stage4_I);
fft stages(Stage4 R, Stage4 I, 4, Stage5 R, Stage5 I);
fft_stages(Stage5_R, Stage5_I, 5, Stage6_R, Stage6_I);
fft stages(Stage6 R, Stage6 I, 6, Stage7 R, Stage7 I);
fft_stages(Stage7_R, Stage7_I, 7, Stage8_R, Stage8_I);
```

fft\_stages(Stage8\_R, Stage8\_I, 8, Stage9\_R, Stage9\_I);
fft stages(Stage9 R, Stage9 I, 9, Stage10 R, Stage10 I);

fft stage last(Stage10 R, Stage10 I, OUT R, OUT I);

#pragma HLS dataflow

}



Figure 1 wo #DATAFLOW

Most of FFT algorithms decomposes the overall N-point DFT into successively smaller and smaller transforms known as a butterfly. The butterfly is the heart of the FFT. It takes data words from memory and computes the FFT. Results are written back to the same memory locations since an in-place algorithm is used. We modify our code into stages. The FFT contains significant parallelism, because each butterfly is independent of one another in the same stage. The n/2 butterfly computations every clock cycle with a task interval of 1. When adding the #dataflowthe parallelism in the FFT can be exploited.

**Question 6:** Best architecture: Briefly describe your "best" architecture. In what way is it the best? What optimizations did you use to obtain this result? What are the tradeoffs that you considered in order to obtain this architecture? ANS:

The pipeline is implemented, but the resources available on the hardware chip are not utilized to the greatest extent. Through loops, the #Pragma unroll parallelism can be further increased, the number of loops can be reduced, and the final latency can be reduced. Here are some of the optimizations have been made or tried:

- 1. Use template to implement fft\_stages, so you can enter the stage number as a constant at compile time, which is convenient for pragma writing
- 2. bit\_reverse Function I and reversed situation of address classifies discussed, to avoid the occurrence of read and write the same address, while explicitly informed that the write after write HLS (WAW) dependence does not exist, and thus the cycle can be done II = 1
- 3. Reduce the fft\_stage\_first sum fft\_stage\_last to a loop, because there is a layer of loops with a loop count of 1
- 4. Set dft\_loop the start of the loop to 0~loop\_times, the number of loops can be determined at compile time, so that HLS can give performance results
- 5. For the operation dft\_loop of reading X\_R and X\_I summing, create a local variable for storage to avoid repeated reading in the following calculations

6. To dft\_loop perform unroll operations, the corresponding input and output arrays are also cyclic divided



Generating csim.exe

\_\_\_\_\_

*RMSE(R) RMSE(I)* 0.000450454419479 0.000541143584996

\*\*\*\*\*\*\*\*\*\*

PASS: The output matches the golden output!

1.2) Generate RTL code and export it



Question 7: Streaming Interface Synthesis: Modify your design to allow for streaming inputs and outputs using hls::stream. You must write your own testbench to account for the function interface change from DTYPE to hls::stream. NOTE: your design must pass Co-Simulation (not just C-Simulation). You can learn about hls::stream from the HLS Stream Library. An example of code with both hls::stream and dataflow is available (along with its testbench) here, and another example showing hls::stream between functions. Describe the major changes that you made to your code to implement the streaming interface. What benefits does the streaming interface provide? What are the drawbacks?