

### **Description**

The Si501/2/3/4 CMEMS programmable oscillator series combines standard CMOS + MEMS in a single, monolithic IC to provide high-quality and high-reliability oscillators. Each device is specified for guaranteed performance across voltage, process, temperature, shock, vibration and aging for 10 years. More information on CMEMS available at <a href="https://www.silabs.com/cmems">www.silabs.com/cmems</a>.

**Applications**: General purpose microcontrollers, industrial control, IP cameras, surveillance systems, metering, home and office automation, security systems, sleep clocking, 10/100 Ethernet/EtherCAT, SPI, SAS3.0 / SATA3.0, PCle ref clock, NVMe, HDD, SSD, hybrid storage, DDR3/3L, USB2.0, USB OTG/2.0, M2M, HDMI

Not recommended: Wi-Fi, Bluetooth, USB 3.0, Gigabit Ethernet

### **Features**

- Any frequency oscillator from 32 kHz to 100 MHz
  - Contact Silicon Labs Marketing for frequencies above 100 MHz
- Frequency stability: ±20/±30/±50 ppm including 10-year aging
- -20 to +70 °C: Extended Commercial
- -40 to +85 °C: Industrial
- Highly configurable: low power vs. low jitter, frequency, F<sub>STAB</sub>, T<sub>R</sub>/T<sub>F</sub>, V<sub>DD</sub>, OE/FS functionality (see ordering guide below)
- In-circuit programmable via C1D 1-pin interface (Si504)
- Seamless V<sub>DD</sub> from +1.71 to +3.63 V
- Low period jitter mode / low power mode
- · Glitchless start and stop
- · RoHS compliant, Pb-free

| <b>Product S</b> | Product Selector Guide                                    |                                                              |  |  |  |  |
|------------------|-----------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|
| Part<br>Number   | Description                                               | Control                                                      |  |  |  |  |
| Si501            | Single frequency                                          | OE                                                           |  |  |  |  |
| Si502            | Dual frequency                                            | FS/OE                                                        |  |  |  |  |
| Si503            | Quad frequency                                            | FS                                                           |  |  |  |  |
| Si504            | Programmable for any supported frequency or configuration | C1D 1-pin interface<br>(see Si504 data sheet<br>for details) |  |  |  |  |



| Pin Description |                                                                      |  |  |
|-----------------|----------------------------------------------------------------------|--|--|
| Pin<br>Number   | Description                                                          |  |  |
| 1               | FS = Frequency Select OE = Output Enable C1D = Single wire interface |  |  |
| 2               | GND = Ground                                                         |  |  |
| 3               | CLK = Clock out                                                      |  |  |
| 4               | VDD = Power Supply                                                   |  |  |

**Ordering Guide** TYP Jitter vs 501 502<sup>6</sup>  $T_R/T_F$ Power OF OE Internal OF Internal A 1.7-3.6 0.7 ns1 High Low **Pull Resistor** Low **Pull Resistor** Stop Stop **B** 3.3V 1.3 ns<sup>2</sup> Α Α **C** 2.5V 1.3 ns<sup>2</sup> В Enable Pull-Up Pull-Up Doze В Doze Low С 1.8V 1.3 ns<sup>2</sup> Sleep С Sleep Power **D** Stop **E** 1.7-3.6 3 ns<sup>3</sup> D Stop **F** 1.7-3.6 5 ns<sup>3</sup> Doze Enable Pull-Down Doze None 504 only<sup>5</sup> **G** 1.7-3.6 8 ns<sup>3</sup> F Sleep Sleep Stop **H** 1.7-3.6 0.7 ns<sup>1</sup> G Maximum Fout 503 н Enable Doze 3.3V 1.3 ns<sup>2</sup> 0.032 - 80 MHz Pull-Up Α 2.5V 1.3 ns<sup>2</sup> 1 Sleep В 0.032 - 100 MHz None В None L 1.8V 1.3 ns<sup>2</sup> Low Jitter Κ Stop M 1.7-3.6 3 ns<sup>3</sup> L Doze Enable Temp 504 Sleep М Range N 1.7-3.6 5 ns<sup>3</sup> Pull-Up only -20 to 70 °C P 1.7-3.6 8 ns<sup>3</sup> G -40 to 85 °C OPN Description 50X Prefix 501 Single frequency Reel 502 **Dual frequency** R Reel 503 Quad frequency Freq Cut Tape OPN Description 504 Any frequency Code f<sub>OUT</sub> < 1 MHz Mxxxxxx Package ppm  $1 \text{ MHz } \leq f_{OUT} < 10 \text{ MHz}$ Dimension xMxxxxx 501 only A ± 50  $10 \text{ MHz } \leq f_{OUT} < 100 \text{ MHz}$ **B** 3.2 x 5 mm<sup>4</sup> ххМххх  $f_{OUT} = 100 \text{ MHz}$ B ± 30 100M000 **C** 2.5 x 3.2 mm 501/2/3/4 Silicon Labs 6-digit code for 502/3/4, or >6-decimal freq on 501 C ± 20 XXXXXX 2 x 2.5 mm

### Ordering Guide Notes:

- 1. Series termination resistor (R<sub>S</sub> see Apps Circuits section) is recommended for this configuration.
- 2. Series termination resistor ( $R_s$ ) is not needed for this configuration. Output impedance is  $50\Omega$  for the indicated supply condition.
- 3. Series termination resistor (R<sub>S</sub>) is not needed for this configuration. Reduced EMI setting.
- 4. 3.2 x 5 mm package is delivered as 3.2 x 4 mm and accommodates the industry-standard 3.2 x 5 mm footprint.
- 5. Select option to support maximum anticipated frequency needed.
- 6. The Si502 OE pin has three (3) states: OE High = Freq 1; OE Weak High = Freq 2; OE Low is configurable.





# **Selected Electrical Specifications**

 $V_{DD}$  = +1.71 V to +3.63 V,  $T_A$  = -40 to 85 °C unless stated otherwise.

| Parameter                          | Symbol             | Test Condition/Comment                                                                                                 | Min                   | Тур | Max                 | Unit     |
|------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|----------|
| Frequency Range                    | F <sub>CLK</sub>   | Programmable family range                                                                                              | 0.032                 | _   | 100                 | MHz      |
| Supply Voltage                     | $V_{DD}$           | Supports continuous V <sub>DD</sub> from Min to Max                                                                    | 1.71                  | _   | 3.63                | V        |
| Supply Current                     | 1                  | 3.3 V <sub>DD</sub> , F <sub>CLK</sub> = 1 MHz, 4 pF, Low Power mode                                                   | _                     | 1.7 | 2.5                 | mA       |
| Supply Current                     | I <sub>DD1</sub>   | 3.3 V <sub>DD</sub> , F <sub>CLK</sub> = 1 MHz, 4 pF, Low Jitter mode                                                  | _                     | 3.9 | 4.9                 | mA       |
|                                    |                    | Stop mode, F <sub>CLK</sub> = 1 MHz, Low Power mode                                                                    |                       | 1.7 | 2.5                 | mA       |
| Static Supply Current <sup>1</sup> | 1                  | Stop mode, F <sub>CLK</sub> = 1 MHz, Low Jitter mode                                                                   |                       | 3.9 | 4.9                 | mA       |
| Static Supply Current              | I <sub>DD2</sub>   | Doze mode                                                                                                              | _                     | 670 | 890                 | μΑ       |
|                                    |                    | Sleep mode                                                                                                             | _                     | 0.3 | 1                   | μΑ       |
|                                    |                    |                                                                                                                        | -20                   | _   | +20                 | ppm      |
| Frequency Stability <sup>2</sup>   | F <sub>STAB</sub>  | TA = -20 °C to +70 °C, -40 °C to +85 °C                                                                                | -30                   | _   | +30                 | ppm      |
| , ,                                |                    |                                                                                                                        | -50                   | _   | +50                 | ppm      |
|                                    |                    | 1 <sup>st</sup> option code = A <sup>4</sup> or H <sup>4</sup>                                                         | 0.4                   | 0.7 | 1.2                 | ns       |
|                                    |                    | 1 <sup>st</sup> option code = B, C, D, J, K, L                                                                         | 1                     | 1.3 | 1.6                 | ns       |
| CMOS Rise/Fall Time <sup>3</sup>   | $T_R/T_F$          | 1 <sup>st</sup> option code = E, M                                                                                     | 2                     | 3   | 4                   | ns       |
|                                    |                    | 1 <sup>st</sup> option code = F, N                                                                                     | 4                     | 5   | 7                   | ns       |
|                                    |                    | 1 <sup>st</sup> option code = G, P                                                                                     | 7                     | 8   | 11                  | ns       |
| Cycle-to-Cycle Jitter              | J <sub>CCPP</sub>  | F <sub>CLK</sub> = 100 MHz, Low Jitter mode<br>1 <sup>st</sup> option code = H                                         | _                     | 14  | 25                  | ps pk-pk |
| Period Jitter Pk-Pk                | J <sub>PPKPK</sub> | F <sub>CLK</sub> = 100 MHz, Low Jitter mode<br>1 <sup>st</sup> option code = H                                         | _                     | 9   | 13                  | ps pk-pk |
| Period Jitter                      | J <sub>PRMS</sub>  | F <sub>CLK</sub> = 100 MHz, Low Jitter mode<br>1 <sup>st</sup> option code = H                                         | _                     | 1   | 1.6                 | ps rms   |
| Phase Jitter <sup>5</sup>          | ф                  | F <sub>CLK</sub> = 75 MHz, F <sub>OFFSET</sub> = 900 kHz - 7.5 MHz<br>Low Jitter mode, 1 <sup>st</sup> option code = H | _                     | 1   | 1.3                 | ps rms   |
| Duty Cycle                         | DC                 | Drive strength selected such that $T_R/T_F$<br>(20% to 80%) < 10 % of period                                           | 45                    | 50  | 55                  | %        |
| Input High Voltage                 | V <sub>IH</sub>    |                                                                                                                        | $0.7 \times V_{DD}$   | _   |                     | V        |
| Input Low Voltage                  | V <sub>IL</sub>    |                                                                                                                        |                       | _   | $0.3 \times V_{DD}$ | V        |
| Output High Voltage                | V <sub>OH</sub>    |                                                                                                                        | 0.9 x V <sub>DD</sub> | _   | _                   | V        |
| Output Low Voltage                 | V <sub>OL</sub>    |                                                                                                                        | _                     | _   | $0.1 \times V_{DD}$ | V        |

- Si501 supports OE/mode functionality. Si502 supports OE/mode and FS functionality. Si503 supports only FS functionality. See data sheet functional description section for more information.
- 2. Frequency stability includes initial tolerance, solder shift, operating temp range, rated power supply voltage change, load change, 10-year aging, shock, and vibration.
- 3.  $C_L = 15 \text{ pF}$ ,  $T_R/T_F$  (20% to 80%), 3.3 V unless otherwise stated. See datasheet for additional  $T_R/T_F$  options.
- 4. Recommended series termination resistor (R<sub>s</sub>) = 24.9  $\Omega$  for Z<sub>0</sub>=50  $\Omega$ .
- 5. Integrated phase jitter exceeds some high-performance data communications system requirements. See AN783 for more information.

# **Absolute Maximum Ratings**<sup>1</sup>

| Parameter                                     | Symbol          | Condition | Rating                      | Unit |
|-----------------------------------------------|-----------------|-----------|-----------------------------|------|
| Storage Temperature                           | Ts              |           | -55 to 125                  | °C   |
| Supply Voltage                                | $V_{DD}$        |           | -0.5 to 3.8                 | °C   |
| Input Voltage                                 | V <sub>IN</sub> |           | 0.5 to V <sub>DD</sub> +0.3 | V    |
| ESD HBM (JESD22-A114)                         | HBM             |           | 2000                        | V    |
| ESD CDM                                       | CDM             |           | 500                         | V    |
| Solder Temp <sup>2</sup>                      | $T_{PEAK}$      |           | 260                         | °C   |
| Solder Time at T <sub>PEAK</sub> <sup>2</sup> | T <sub>P</sub>  |           | 20-40                       | S    |
| Max Junction Temp                             | TJ              |           | 125                         | ပ္   |

<sup>1.</sup> Stresses beyond those listed in this table may cause permanent damage to the device. Functional operation specification compliance is not implied at these conditions. Exposure to maximum rating conditions for extended periods may affect device reliability.

2. The device is compliant with JEDEC J-STD-020.





# **Environmental Compliance and Package Information**

| Parameter                 | Test Condition                        |
|---------------------------|---------------------------------------|
| Mechanical Shock          | MIL-STD-883, M2002 Cond B. (1,500g)   |
| Mechanical Shock High g   | MIL-STD-883, M2002, Cond. E (10,000g) |
| Mechanical Vibration      | MIL-STD-883, Method 2007              |
| Solderability             | MIL-STD-883, Method 2003              |
| Temperature Cycle         | JESD22, Method A104                   |
| Resistance to Solder Heat | MIL-STD-883, Method 2036              |
| Contact Pads              | Gold over Nickel/Palladium            |

### **Thermal Conditions**

| Parameter | Symbol        | Test Condition          | Value | Unit |
|-----------|---------------|-------------------------|-------|------|
| Thermal   |               | 3.2 x 5 mm, still air   | 187   |      |
| Impedance | $\Theta_{JA}$ | 2.5 x 3.2 mm, still air | 239   | °C/W |
|           |               | 2 x 2.5 mm, still air   | 241   |      |

Clock Timing Characteristics  $V_{\rm DD}$  = +1.71 V to +3.63 V,  $T_{\rm A}$  = -40 to 85 °C unless stated otherwise.

| Parameter                           | Symbol                | Test Condition/Comment                            | Min | Тур | Max                         | Unit |  |
|-------------------------------------|-----------------------|---------------------------------------------------|-----|-----|-----------------------------|------|--|
| Startup Time <sup>1</sup>           | T <sub>SU</sub>       | From V <sub>DD</sub> crossing 1.71 to first clock | _   | 2.5 | 4                           | ms   |  |
| Resume Time <sup>2, 3</sup>         | T <sub>RUN</sub>      | From Stop mode                                    | _   | _   | 1.5 x T <sub>CLK</sub> + 35 | ns   |  |
|                                     |                       | From Sleep mode                                   | _   | 2.5 | 5                           | ms   |  |
|                                     |                       | From Doze mode                                    | _   | _   | 2.55                        |      |  |
| Output Disable Time <sup>2, 3</sup> | _                     | To Stop                                           | _   | _   | 1.5 x T <sub>CLK</sub> + 35 | ns   |  |
|                                     | T <sub>D</sub>        | To Sleep/Doze                                     | _   | _   | 225                         | μS   |  |
| Frequency Update Time 2             | T <sub>NEW_FREQ</sub> | To New Frequency                                  | _   | _   | 5                           | ms   |  |

- Hold FS/OE high (strong or weak) during powerup for fastest time to clock.
  Si501 and Si502 only. Si503 has frequency select (FS) only and does not support Stop, Doze or Sleep. 2.
- $T_{CLK}$  = clock period = 1/  $F_{CLK}$ .

### **AC Waveforms**



### Si501/2/3 Power On Time







Revision 0.72 3



# **Applications Circuits**





# Si501/2 Apps Circuit w/ Optional Series Resistor

### Si503 Apps Circuit w/ Configurable Options

Notes:

- 1. Dotted line boxes show optional components depending on configuration options. See data sheet for additional information and for applications using a microcontroller. Data sheet is available at <a href="https://www.silabs.com/cmems">www.silabs.com/cmems</a>.
- 2. Recommended series termination resistor (R<sub>S</sub>) = 24.9  $\Omega$  for Z<sub>0</sub> = 50  $\Omega$ .

### Si502 FS/OE States and Resistor Values

| FS/OE State | $R_{UP}$                                                | Clock Output |
|-------------|---------------------------------------------------------|--------------|
| Strong High | $0 \Omega \le R_{UP} \le 1 k\Omega$                     | Frequency 1  |
| Weak High   | $20 \text{ k}\Omega \le R_{UP} \le 200 \text{ k}\Omega$ | Frequency 2  |
| Low         | _                                                       | Hi-Z         |

### Si503 FS States and Resistor Values

| FS/OE State | $R_{UP}$                                                       | R <sub>DOWN</sub>                                           | Clock Output |
|-------------|----------------------------------------------------------------|-------------------------------------------------------------|--------------|
| Strong High | $0 \Omega \le R_{UP} \le 1 k\Omega$                            | No pop                                                      | Frequency 1  |
| Weak High   | $20 \text{ k}\Omega \le R_{\text{UP}} \le 200 \text{ k}\Omega$ | No pop                                                      | Frequency 2  |
| Weak Low    | No pop                                                         | $20 \text{ k}\Omega \leq R_{DOWN} \leq 200 \text{ k}\Omega$ | Frequency 3  |
| Low         | No pop                                                         | $0 \Omega \le R_{DOWN} \le 1 k\Omega$                       | Frequency 4  |

Notes for both FS/OE tables above:

- If the internal pull-up resistor order option is NOT selected, an MCU internal pull-up resistor or an external pull-up resistor should be used.
   See data sheet for more information.
- 2. The parallel combination of all pull-up resistors on the FS/OE pin including the optional internal pull-up resistor must be > 20 kΩ to select Weak High.
- 3. If the Si50x internal pull-up resistor is enabled with no other external OE connections, the OE state will be detected as "Weak High", selecting Frequency 2 by default.





# **Package Dimensions and Landing Patterns**

### 3.2 mm x 5 mm 4-pin DFN Dimensions

# 3.20±0.15 0.90 Max



### 3.2 mm x 5 mm 4-pin DFN Landing Pattern



Note: The 3.2 x 5 mm package is delivered as a 3.2 x 4 mm package and is drop-in compatible to industry-standard 3.2 x 5 landing patterns.

### 2.5 mm x 3.2 mm 4-pin DFN Dimensions





# 2.5 mm x 3.2 mm 4-pin DFN Landing Pattern



# 2 mm x 2.5 mm 4-pin DFN Dimensions





2 mm x 2.5 mm 4-pin DFN Landing Pattern







# **Package Top Marks and Explanations**

# 3.2 mm x 5 mm Top Mark



# 3.2 mm x 5 mm Top Mark Explanation

| Mark<br>Method:    | Laser                                      |                                                                                                |
|--------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|
| Font:              | 0.66 mm<br>Right-Justified                 |                                                                                                |
| Line 1<br>Marking: | TTTTTT=Trace Code                          | Manufacturing Code from the<br>Assembly Purchase Order form.                                   |
| Line 2<br>Marking: | Circle=0.5mm<br>diameter<br>Left-Justified | Pin 1 Indicator                                                                                |
|                    | YY = Year<br>WW = Work Week                | Assigned by the Assembly House.<br>Corresponds to the year and work<br>week of the build date. |

# 2.5 mm x 3.2 mm Top Mark



# 2.5 mm x 3.2 mm Top Mark Explanation

| Mark<br>Method: | Laser            |                                  |
|-----------------|------------------|----------------------------------|
| Font:           | 0.50 mm          |                                  |
|                 | Right-Justified  |                                  |
| Line 1          | TTTTT=Trace Code | Manufacturing Code from the      |
| Marking:        |                  | Assembly Purchase Order form.    |
|                 |                  |                                  |
| Line 2          | Circle=0.3 mm    | Pin 1 Indicator                  |
| Marking:        | diameter         |                                  |
|                 | Left-Justified   |                                  |
|                 | YY = Year        | Assigned by the Assembly House.  |
|                 | WW = Work Week   | Corresponds to the year and work |
|                 |                  | week of the build date.          |

# 2 mm x 2.5 mm Top Mark



# 2 mm x 2.5 mm Top Mark Explanation

| Mark<br>Method:    | Laser                                       |                                                                                          |
|--------------------|---------------------------------------------|------------------------------------------------------------------------------------------|
| Font:              | 0.50 mm<br>Right-Justified                  |                                                                                          |
| Line 1<br>Marking: | TTTT=Trace Code                             | Manufacturing Code from the Assembly Purchase Order form.                                |
| Line 2<br>Marking: | Circle=0.3 mm<br>diameter<br>Left-Justified | Pin 1 Indicator                                                                          |
|                    | Y = Year<br>WW = Work Week                  | Assigned by the Assembly House. Corresponds to the year and work week of the build date. |









### **CONTACT INFORMATION**

### Silicon Laboratories Inc.

400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.

### Patent Notice

Silicon Labs invests in research and development to help our customers differentiate in the market with innovative low-power, small size, analog-intensive mixed-signal solutions. Silicon Labs' extensive patent portfolio is a testament to our unique approach and world-class engineering team.

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.



Revision 0.72 7