# Create a flexible EDGE data receiver

Marko Kocic, Lidwine Martinot, and Zoran Zvonar, Analog Devices Inc. - July 07, 2005

The introduction of new wireless standards often places tremendous pressure on the underlying technologies, especially the data receiver. This receiver contains specific intellectual property that's a performance differentiator through the type approval and operator acceptance process and is a critical part of the solution, as it helps determine the wireless terminal's complexity and power.

In the case of the EDGE (Enhanced Data Rates for GSM Evolution) standard, the key factors are: complex modulation format, different modulation/coding scenarios, and possibility of link adaptation. Each factor further stress the importance of data receiver design.

EDGE receiver development follows the phases that have been observed in GSM history. In the first phase, an emphasis was placed on the low complexity algorithms to provide satisfactory performance. The second phase was associated with volume production where mature algorithms were mapped onto cost-effective solutions. Finally, proliferation of integrated solutions with large computational capability on one side, and increased system requirements on the other side to various performance enhancing approaches.

One can argue that all three phases are happening simultaneously in EDGE development. Performance differences between various equalization schemes are bigger than observed in GSM and advanced equalization and performance enhancing techniques are necessary from the beginning. This in turn puts immediate pressure on the complexity of the solution to meet high expectations in the product space (size, power) set up by GSM/GPRS advanced terminals.

The EDGE system's new features that directly impact data receiver design are a new modulation scheme [8PSK] and a new link adaptation/incremental redundancy protocol. The EDGE standard extends the adaptive coding principle introduced in GPRS by introducing nine modulation-coding schemes, MCS1 to MCS9. The first four schemes, MCS1 to MCS4, use GMSK modulation, while the remaining five schemes, MCS5 to MCS9, use 8PSK modulation.

## **EDGE** data receiver

A typical EDGE handset receiver consists of an RF front end, a mixed-signal portion, and a baseband receiver. The RF portion impacts the baseband receiver's performance and design by various imperfections/effects it introduces, including noise, dc offset (DCO), local oscillator (LO) frequency error, mixer phase and amplitude imbalance, and LO phase noise. The mixed-signal portion of the chain samples the received continuous signal and provides channel selectivity using a digital receive (RX) filter.

The challenge in RX filter design is to find the balance between adjacent channel suppression and desired signal distortion—the lower the RX filter's cutoff frequency, the higher adjacent channel suppression that can be achieved. On the other hand, lower cutoff frequency results in higher distortion of the desired signal, and therefore worse reference sensitivity and co-channel interference performance of the receiver.

The EDGE data receiver resides in the terminal's baseband section and consists of several functional blocks: synchronization and channel-impulse response (CIR) estimation block, a prefilter, derotation block, equalizer core, soft information block, and channel decoder (Fig. 1).



1. Block diagram of EDGE data receiver.

The synchronization and CIR estimation block acquires the initial synchronization, finding the position of the training sequence in the received data buffer, and consequently the CIR estimate. GSM/EDGE system dynamics require that CIR estimation be repeated every burst. The CIR changes slowly enough over the duration of one burst so that adaptive CIR estimation within a burst isn't necessary, apart from phase and frequency error correction.

A CIR estimate is required to compute prefilter and equalizer taps, and is essential for reliable operation of an EDGE receiver. Cross-correlation-based approaches previously used in GSM/GPRS aren't adequate for EDGE to secure accurate CIR estimates in long channels (HT with seven CIR taps) and will result in relatively high CIR estimation error. Therefore, it's desirable to perform more complex Least Squares (LS) based estimation. Formulation of an LS CIR estimation problem allows the use of side information of non-white noise correlation in CIR estimation [1], providing up to 1.6 dB reduction in CIR estimation error variance in short channels.

Regardless of the CIR estimation algorithm used, it's necessary to establish several related parameters, such as the number of CIR taps, and the relation of the CIR with respect to the position of the largest magnitude CIR tap (i.e., whether there are any significant taps before the largest magnitude tap). As GSM and EDGE operate in channel profiles of very different lengths (three to eight taps) the selection of the number of CIR taps has profound influence on receiver performance. In short channels (static, RA, TU), inclusion of unnecessary small magnitude taps leads to a deterioration in performance. Thus, it's advantageous to detect and remove these low magnitude taps from the CIR estimate. The simplest way of doing this is to eliminate all those taps whose estimates have a magnitude lower than the expected variance of the CIR tap estimation.

Dc offset estimation and compensation is essential for EDGE receiver performance. While for GMSK modulation simple averaging of the received burst may be sufficient for dc estimation and compensation, the error introduced by this procedure is too large for satisfactory performance with the 8PSK modulation used in EDGE. In EDGE 8PSK modulated MCS, it's necessary to resort to joint LS CIR and DCO estimation [2].

Equalization for EDGE is in the center of data receiver design and performance considerations. The EDGE standard presents a unique set of challenges. Nonlinear equalization techniques are required to provide required performance, however complexity constraints eliminate Maximum Likelihood Sequence Estimation [MLSE] equalization technique as a viable solution. Alternatively side, the simplest sub-optimal equalizer, the Decision Feedback Equalizer (DFE), has inadequate performance. The two suboptimal equalization algorithms most frequently proposed for use with EDGE 8PSK channels are the Delayed Decision Feedback Sequence Estimator (DDFSE) and Reduced State Sequence Estimator (RSSE) [3].

The DDFSE divides the CIR into two parts, one of which is equalized using the MLSE type receiver while the other is accounted for by subtracting the expected received signal value due to those taps. The DDFSE can be viewed as a specific case of RSSE, which assigns to every tap a number of states that's a power of two by grouping the symbols. For example, with EDGE 8PSK, we may use RSSE [2,1,1] to further reduce the equalizer's complexity by dividing eight possible 8PSK symbols into only two groups, with four symbols each [Fig. 2]. This reduces the number of states in the trellis and consequently reduces the computational complexity, so RSSE [2,2,1] has only four states.



2. Division of 8PSK symbols into two co-sets, four symbols each, denoted by red and green.

To insure adequate performance of suboptimal schemes, it's essential to shape the impulse response. The prefilter modifies the CIR ensuring that energy is concentrated in post-cursors and the resulting combined CIR is minimum phase which ensures better equalizer performance. Selection of prefiltering length is another tradeoff between the performance and complexity.

Note that equalization technique, although in the heart of data receiver design, provides only partial insight into overall solution. The overall data receiver solution is sensitive to imperfections of the receiver front-end, channel estimation quality, selection of soft-decision, and other synchronization parameters. Thus, a digital PLL coupled with an equalizer is needed for the receiver operation [Fig. 3]. In channels with high Doppler shift, the digital PLL significantly improves performance.



3. A potential schematic diagram of DDFSE with digital PLL.

Optimal channel decoding requires soft bit information, rather than simply hard bits detected by the equalizer. The soft information provided by the equalizer should ideally represent the associated probabilities for each bit that it has correctly detected. Two suitable algorithms for producing this type of output are the Soft Output Viterbi Algorithm (SOVA) and the Maximum A-Posteriori (MAP) algorithm.

Soft outputs from the inner receiver are typically represented in terms of Log Likelihood Ratios (LLRs), whose sign corresponds to the sign of the detected bit, while their amplitude corresponds to the probability of correct decision. In practice the computation of MAP LLRs is too complex and suboptimal approximations must be used instead, such as Max-Log-MAP algorithm. Computational complexity of the Max-Log-MAP algorithm for intersymbol interference channels is similar to that of an MLSE with the notable difference of requiring two passes, in two opposite directions, for each data sequence.

The complexity of the Max-Log-MAP can further be reduced by computing only the forward sequence probability. This approximation is functionally the same as the Soft Output Viterbi Equalizer (SOVE) and the complexity can be further reduced by using suboptimal techniques. Finally, the number of quantization levels and the type of quantization determine the format of the soft information and also impacts performance.

Incremental redundancy influences primarily amount for the memory required on the baseband chip. The format of the soft decision directly translates into memory size for a stored block. Different approaches for the recombination further impact the complexity of computation for the data receiver.

#### **EDGE** in software

Enabling a fully-software EDGE data receiver implementation has many advantages. Design can be iterated without effecting the terminal's hardware design while optimizing for performance in the FTA and IOT process, including performance and complexity tradeoffs. This cost-effective and power-efficient solution meets the stringent wireless handset requirements while being a future-proof platform. It allows for additional performance-enhancing techniques ranging from proprietary algorithms for enhancing EDGE to future Single Antenna Interference Cancellation (SAIC) solutions, or updates related to potential changes in the standard or field test results and adjustments.

Analog Devices' Blackfin instruction set enables this all-software solution. For example, many vector instructions can be used that can achieve two atomic instructions in one cycle. That's the case for the VIT\_MAX instruction, which is effective not only for Viterbi decoding, but also in the DDFSE equalizer for the path metric selection. The instruction selects the maximum value of each of either one or two number pairs. It also shifts the accumulator contents and inserts two bits which represent the result of both maximum comparisons. Some of these vector instructions can be used in pairs as long as the two instructions have the same two data registers as inputs. That makes it possible to achieve four atomic instructions in one cycle. This is used in the EDGE channel decoder for the path metrics computation resulting in fewer cycles for the algorithm.

## References

- 1. E. Yakhnich, "Channel estimation for EGPRS modems," Vehicular Technology Conference, 2001. VTC 2001 Spring. IEEE VTS 53rd, Page(s): 419 -422 vol.1.
- 2. B. Lindoff, "Using a direct conversion receiver in EDGE terminals-a new DC offset compensation algorithm," Personal, Indoor and Mobile Radio Communications, 2000. PIMRC 2000. The 11th IEEE International Symposium on, Volume: 2, 2000, Page(s): 959 -963 vol.2.
- 3. W.H. Gerstacker, R. Schober, "Equalization concepts for EDGE," Wireless Communications, IEEE Transactions on, Volume: 1, Jan. 2002, Page(s): 190 -199.

## About the authors

**Marko Kocic** is a system design engineer with Analog Devices. He has a Ph.D. from Northeastern University, and a M.Sc. degree from University College in London. Kocic can be reached at <a href="marko.kocic@analog.com">marko.kocic@analog.com</a>.

**Lidwine Martinot** is also a system design engineer with Analog Devices. She graduated from Telecom Paris [with an engineering diploma] and the University of Bristol [MSc in signal processing and communications systems]. She can be reached at <a href="lidwine.martinot@analog.com">lidwine.martinot@analog.com</a>.

**Zoran Zvonar** is manages the systems development group at Analog Devices. He received Dipl. Ing. and an MS degree from the University of Belgrade, Yugoslavia, and a Ph.D. from Northeastern University. Zvonar can be reached at <a href="mailto:zoran.zvonar@analog.com">zoran.zvonar@analog.com</a>.