

# **Sitronix**

ST7565P

## 65 x 132 Dot Matrix LCD Controller/Driver

## **FEATURES**

- Directly display RAM data through Display Data RAM
- RAM capacity: 65 x 132 = 8580 bits
- Display duty selectable by select pin 1/65 duty: 65 common x 132 segment 1/49 duty: 49 common x 132 segment 1/33 duty: 33 common x 132 segment 1/55 duty: 55 common x 132 segment 1/53 duty: 53 common x 132 segment
- High-speed 8-bit MPU interface: ST7565P can be connected directly to both the 80x86 series MPUs and the 6800 series MPUs. Serial interface (SPI-4) is also supported.
- Abundant command functions:
   Display data read/write, display ON/OFF, Normal/
   Reverse display mode, page address set, display start line set, column address set, status read, display all points ON, LCD bias set, electronic volume, read-modify-write, set segment driver direction, power save mode, set common output direction, set V0 regulator internal resistor ratio.
- Built-in low power consumption power circuits: Booster, Regulator and Follower.

- Booster circuit supports 2X/3X/4X/5X/6X boost level.
   External reference voltage (VDD2) for booster circuits.
- High-accuracy Regulator with contrast control (EV) and built-in V0 voltage regulator resistors.
   (Thermal gradient = -0.05%/°C)
- Built-in Follower for LCD bias voltages.
- Embedded R-C oscillation circuit.
   Support external clock input.
- Extremely low power consumption:
   60uA (operating, bare chip with internal power)
   (V<sub>DD</sub>-V<sub>SS</sub> = V<sub>DD2</sub>-V<sub>SS</sub> = 3V, Booster x4, V0 = 11V).
   Condition: display pattern is "OFF": use normal mode.
- Wide application voltage range:
   Logic power: V<sub>DD</sub> V<sub>SS</sub> = 1.8V to 3.3V (typical)
   Analog power: V<sub>DD2</sub> V<sub>SS</sub> = 2.4V to 3.3V (typical)
   Maximum Booster limitation: V<sub>OUT</sub> = 13.5V
   LCD Vop: V0 V<sub>SS</sub> = 3.0V to 12.0V
- Wide operation temperature range: −30 to 85℃
- CMOS process.
- Package type: Bare chip (COG) and TCP.
- ST7565P is not designed for resistance to light or resistance to radiation.

## **GENERAL DESCRIPTION**

ST7565P is a single-chip dot-matrix LCD driver that can be connected directly to a microprocessor bus. 8-bit parallel or serial display data sent from the microprocessor is stored in the internal Display Data RAM and this chip generates LCD driving signals independent of the microprocessor. Each data bits (65x132) of the internal Display Data RAM is 1-to-1 correspondence with each pixels (65x132) on the LCD panel, therefore, ST7565P enables displays with a high degree of freedom.

Moreover, the display area can be extended horizontally by using Master/Slave feature.

With the abundant embedded circuits (2~6 times booster circuit, V0 regulator with contrast control for LCD voltage adjustment, voltage follower with bias selection and R-C oscillation circuit), ST7565P can be used to create a display system with the lowest power consumption and the fewest external components for high-performance portable devices.

| PART NO. | PART NO. VRS temperature gradient |                  |  |
|----------|-----------------------------------|------------------|--|
| ST7565P  | -0.05%/℃                          | $2.1V \pm 0.03V$ |  |

ST7565P

6800, 8080, 4-Line interface



Sitronix Technology Corp. reserves the right to change the contents in this document without prior notice.

## **BLOCK DIAGRAM**



# **PIN DESCRIPTIONS**

## **Power Supply Pins**

| Pin Name                     | I/O             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |  |  |  |  |  |  |
|------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|--|--|
| VDD                          | Power<br>Supply | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 13 |  |  |  |  |  |  |
| VDD2                         | Power<br>Supply | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 10 |  |  |  |  |  |  |
| VSS                          | Power<br>Supply | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2  |  |  |  |  |  |  |
| VRS                          | Power<br>Supply | This is the internal-output VREG power supply for the LCD power supply voltage regulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2  |  |  |  |  |  |  |
| V0, V1,<br>V2, V3,<br>V4,Vss | Power<br>Supply | This is a multi-level power supply for the liquid crystal drive. The voltage Supply applied is determined by the liquid crystal cell, and is changed through the use of a resistive voltage divided or through changing the impedance using an op. amp. Voltage levels are determined based on Vss, and must maintain the relative magnitudes shown below. $ V0 \ge V1 \ge V2 \ge V3 \ge V4 \ge Vss $ When the power supply turns ON, the internal power supply circuits produce the V1 to V4 voltages shown below. The voltage settings are selected using the LCD bias set command. $ \hline                                  $ | 10 |  |  |  |  |  |  |

## **LCD Power Supply Pins**

| Pin Name | I/O | Function                                                                                                                                                                                                                                                | No. of Pins |
|----------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| CAP1P    | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP1N terminal.                                                                                                                                                              | 4           |
| CAP1N    | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP1P terminal.                                                                                                                                                              | 2           |
| CAP2P    | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP2N terminal.                                                                                                                                                              | 2           |
| CAP2N    | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP2P terminal.                                                                                                                                                              | 2           |
| CAP3P    | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP1N terminal.                                                                                                                                                              | 2           |
| CAP4P    | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP2N terminal.                                                                                                                                                              | 2           |
| CAP5P    | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and the CAP1N terminal.                                                                                                                                                              | 2           |
| VOUT     | 0   | DC/DC voltage converter. Connect a capacitor between this terminal and VSS or VDD                                                                                                                                                                       | 2           |
| VR       | I   | Output voltage regulator terminal. Provides the voltage between VSS and V0 through a resistive voltage divider.  IRS = "L": the V0 voltage regulator internal resistors are not used.  IRS = "H": the V0 voltage regulator internal resistors are used. | 2           |

## **System Bus Connection Pins**

| Pin Name                        | I/O |                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                          | Fun                                              | ction                                    |                |                 | No. of Pins |  |
|---------------------------------|-----|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------|----------------|-----------------|-------------|--|
| D5 to D0<br>D6 (SCL)<br>D7 (SI) | I/O | MPU data<br>When the<br>D7 : seria<br>D0 to D5<br>When the                 | This is an 8-bit bi-directional data bus that connects to an 8-bit or 16-bit standard MPU data bus.  When the serial interface (SPI-4) is selected (P/S = "L"):  D7: serial data input (SI); D6: the serial clock input (SCL).  D0 to D5 should be connected to VDD or floating.  When the chip select is not active, D0 to D7 are set to high impedance.                                                                |                                                  |                                          |                |                 |             |  |
| A0                              | I   | determine<br>A0 = "H":<br>A0 = "L":                                        | onnect to the leas<br>es whether the data<br>Indicates that D0 t<br>Indicates that D0 t                                                                                                                                                                                                                                                                                                                                  | a bits are dat<br>to D7 are disp<br>o D7 are con | a or command<br>play data.<br>trol data. | d.             |                 | 1           |  |
| /RES                            | I   |                                                                            | ES is set to "L", the operation is perfo                                                                                                                                                                                                                                                                                                                                                                                 |                                                  |                                          |                |                 | 1           |  |
| /CS1<br>CS2                     | I   |                                                                            | e chip select signa<br>active, and data/c                                                                                                                                                                                                                                                                                                                                                                                |                                                  |                                          | S2 = "H", then | the chip select | 2           |  |
| /RD<br>(E)                      | I   | 8080 MPI<br>The data<br>• When of<br>6800 MPI<br>This is the               | • When connected to 8080 series MPU, this pin is treated as the "/RD" signal of the 8080 MPU and is LOW-active.  The data bus is in an output status when this signal is "L".  • When connected to 6800 series MPU, this pin is treated as the "E" signal of the 6800 MPU and is HIGH-active.  This is the enable clock input terminal of the 6800 Series MPU.                                                           |                                                  |                                          |                |                 |             |  |
| /WR<br>(R/W)                    | I   | 8080 MPI<br>The signa<br>• When co<br>6800 MPI<br>When R/V                 | <ul> <li>When connected to 8080 series MPU, this pin is treated as the "/WR" signal of the 8080 MPU and is LOW-active.</li> <li>The signals on the data bus are latched at the rising edge of the /WR signal.</li> <li>When connected to 6800 series MPU, this pin is treated as the "R/W" signal of the 6800 MPU and decides the access type:</li> <li>When R/W = "H": Read.</li> <li>When R/W = "L": Write.</li> </ul> |                                                  |                                          |                |                 |             |  |
| C86                             | I   | C86 = "H"<br>C86 = "L"                                                     | e MPU interface se<br>': 6800 Series MPI<br>: 8080 Series MPL                                                                                                                                                                                                                                                                                                                                                            | J interface.<br>J interface.                     |                                          |                |                 | 1           |  |
| P/S                             | I   | This pin of P/S = "H" P/S = "L": The follow P/S "H" "L" When P/S /RD (E) a | C86 = "L": 8080 Series MPU interface.  This pin configures the interface to be parallel mode or serial mode.  P/S = "H": Parallel data input/output.  P/S = "L": Serial data input.  The following applies depending on the P/S status:  P/S Data/Command Data Read/Write Serial Clock  "H" A0 D0 to D7 /RD, /WR X                                                                                                       |                                                  |                                          |                |                 |             |  |

# **ST7565P**

| Pin Name     | I/O |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                   | Func                 | tion           |                   |                          | No. of Pins |  |
|--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-------------------|--------------------------|-------------|--|
| CLS          | I   | CLS = "H" : use in<br>CLS = "L" : use ex                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Selection pin to enable or disable the internal display clock oscillator circuit.  CLS = "H": use internal oscillator circuit.  CLS = "L": use external clock input (internal oscillator is disabled).  When CLS = "L", input the external display clock through the CL terminal. |                      |                |                   |                          |             |  |
| M/S          | I   | This terminal selects the master/slave operation for the ST7565P Series chips.  Master operation outputs the timing signals that are required for the LCD display, while slave operation input the timing signals required for the liquid crystal display. That synchronized the liquid crystal display system between Master and Slave.  M/S = "H" Master operation M/S = "L" Slave operation  Power  Oscillator  Power  Oscillator  Power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                   |                      |                |                   |                          |             |  |
|              |     | M/S CLS Circu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Circuit                                                                                                                                                                                                                                                                           | <b>CL</b><br>Output  | FR<br>Output   | <b>DOF</b> Output |                          |             |  |
|              |     | "H" "L" Disab                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ed Enabled                                                                                                                                                                                                                                                                        | Input                | Output         | Output            |                          |             |  |
|              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ed Disabled Disabled                                                                                                                                                                                                                                                              | Input<br>Input       | Input<br>Input | Input<br>Input    |                          |             |  |
| CL           | I/O | "H" "H" O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                   |                      | and CLS        | status.           |                          | 1           |  |
|              |     | "L"   I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | nput                                                                                                                                                                                                                                                                              |                      |                |                   |                          |             |  |
| FR<br>/DOF   | 0   | This is the liquid c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                   |                      | signal ter     | minal.            |                          | 1           |  |
| FRS          | 0   | This is the LCD black                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | anking control                                                                                                                                                                                                                                                                    | terminai.            |                |                   |                          | 1           |  |
| IRS          | ı   | This terminal selecting in the served IRS = "H": Use the IRS = "L": Do not use gulated by an expensive in the served in the serv | internal resisuse the interna                                                                                                                                                                                                                                                     | tors<br>al resistors | s. The V0 v    | oltage leve       | el is                    | 1           |  |
| /HPM         | Ι   | This is the power of<br>/HPM = "H": Norm<br>/HPM = "L": High p                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | control termina<br>al mode<br>power mode                                                                                                                                                                                                                                          | al for the p         |                |                   | or liquid crystal drive. | 1           |  |
|              |     | These pins are D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | UTY selection DUTY                                                                                                                                                                                                                                                                |                      | BIAS           | 7                 |                          |             |  |
|              |     | SEL 3, 2, 1<br>0, 0, 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1/65                                                                                                                                                                                                                                                                              |                      | or 1/7         |                   |                          |             |  |
| OEL 2        |     | 0,0,1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1/49                                                                                                                                                                                                                                                                              |                      | 3 or 1/6       |                   |                          |             |  |
| SEL3<br>SEL2 | 1   | 0,1,0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1/33                                                                                                                                                                                                                                                                              |                      | or 1/5         |                   |                          | 3           |  |
| SEL1         |     | 0,1,1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1/55                                                                                                                                                                                                                                                                              |                      | 3 or 1/6       | _                 |                          |             |  |
|              |     | 1,0,0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1/53                                                                                                                                                                                                                                                                              |                      | 3 or 1/6       |                   |                          |             |  |
|              |     | 1, X,X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                   |                      |                |                   |                          |             |  |
| TEST0 ~ 5    | I   | These are termina<br>They are set to op                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                   | ıg.                  |                |                   |                          | 6           |  |

## **LCD Driver Pins**

| Pin Name   | I/O |                                                                                                                                                                               | Function |                      |                 |                       |     |  |  |
|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|-----------------|-----------------------|-----|--|--|
|            |     | These are the LCD segment drive outputs. Through a combination of the contents of the display RAM and with the FR signal, a single level is selected from Vss, V3, V2 and V0. |          |                      |                 |                       |     |  |  |
|            |     | RAM DATA                                                                                                                                                                      | FR       | Output               | Voltage         |                       |     |  |  |
| SEG0       |     | KAWI DATA                                                                                                                                                                     | FK       | Normal Display       | Reverse Display |                       |     |  |  |
| to         | 0   | Н                                                                                                                                                                             | Н        | V0                   | V2              |                       | 132 |  |  |
| SEG131     |     | Н                                                                                                                                                                             | L        | Vss                  | V3              |                       |     |  |  |
|            |     | L                                                                                                                                                                             | Н        | V2                   | V0              |                       |     |  |  |
|            |     | L                                                                                                                                                                             | L        | V3                   | Vss             |                       |     |  |  |
|            |     | Power save                                                                                                                                                                    |          | V                    | Vss             |                       |     |  |  |
|            |     |                                                                                                                                                                               |          | on of the contents o |                 | with the FR signal, a |     |  |  |
|            |     | Scan Data                                                                                                                                                                     | FR       | Output Voltage       |                 |                       |     |  |  |
| COM0       |     | Н                                                                                                                                                                             | Н        | Vss                  |                 |                       |     |  |  |
| to<br>COMn | 0   | Н                                                                                                                                                                             | L        | Vo                   |                 |                       | 67  |  |  |
| COMIT      |     | L                                                                                                                                                                             | Н        | V1                   |                 |                       |     |  |  |
|            |     | L                                                                                                                                                                             | L        | V4                   |                 |                       |     |  |  |
|            |     | Power save                                                                                                                                                                    |          | Vss                  |                 |                       |     |  |  |
| COMS       | 0   | These are the COM output terminals for the indicator. Both terminals output the same signal.  Leave these open if they are not used.                                          |          |                      |                 |                       |     |  |  |

## ST7565P I/O PIN ITO Resister Limitation

| PIN Name                                                                          | ITO Resister |
|-----------------------------------------------------------------------------------|--------------|
| TEST05                                                                            | Floating     |
| V <sub>DD</sub> , V <sub>DD2</sub> , V <sub>SS</sub> , V <sub>OUT</sub> , VR, VRS | <100Ω        |
| V0, V1, V2, V3, V4, CAP1P, CAP1N, CAP2P, CAP2N, CAP3P, CAP4P, CAP5P               | <500Ω        |
| /CS1, CS2, CL, E, R/W, A0, D0D7,                                                  | <1ΚΩ         |
| FR, /DOF, C86, P/S, M/S, /HPM,SEL1SEL3, CLS, IRS                                  | <5ΚΩ         |
| /RES                                                                              | <10ΚΩ        |

## **DESCRIPTION OF FUNCTIONS**

#### The MPU Interface

#### Selecting the Interface Type

With the ST7565P chips, data transfers are done through an 8-bit parallel data bus (D7 to D0) or through a serial data input (SI). By setting the P/S terminal to "H" or "L", it sets the

access mode to be either parallel or serial mode as shown in Table 1.

#### Table 1

| P/S              | /CS1 | CS2 | Α0 | /RD | /WR | C86 | D7 | D6  | D5~D0 |
|------------------|------|-----|----|-----|-----|-----|----|-----|-------|
| H: Parallel mode | /CS1 | CS2 | A0 | /RD | /WR | C86 | D7 | D6  | D5~D0 |
| L: Serial mode   | /CS1 | CS2 | A0 | _   | _   | _   | SI | SCL | (HZ)  |

<sup>&</sup>quot;—" indicates fixed to either "H" or to "L"

#### The Parallel Interface

When the parallel interface has been selected (P/S = "H"), the interface can be connected directly to either 8080 or

6800 Series MPU (as shown in Table 2) by setting the C86 terminal to either "H" or "L".

#### Table 2

| C86 (P/S=H)    | /CS1 | CS2 | Α0 | E(/RD) | R/W(/WR) | D7~D0 |
|----------------|------|-----|----|--------|----------|-------|
| H: 6800 Series | /CS1 | CS2 | A0 | Е      | R/W      | D7~D0 |
| L: 8080 Series | /CS1 | CS2 | A0 | /RD    | /WR      | D7~D0 |

Moreover, data bus signals are recognized according to the combination of A0, /RD (E), /WR (R/W) signals.

The functions are shown as below in Table 3.

#### Table 3

| Shared | 6800 Series | 8080 | Series | Function                     |  |
|--------|-------------|------|--------|------------------------------|--|
| Α0     | R/W         | /RD  | /WR    | Tunction                     |  |
| 1      | 1           | 0    | 1      | Reads the display data       |  |
| 1      | 0           | 1    | 0      | Writes the display data      |  |
| 0      | 1           | 0    | 1      | Status read                  |  |
| 0      | 0           | 1    | 0      | Write control data (command) |  |

#### The Serial Interface

When the serial interface has been selected (P/S = "L") then when the chip is in active state (/CS1 = "L" and CS2 = "H") the serial data input (SI) and the serial clock input (SCL) can be received. The serial data is read from the serial data input pin in the rising edge of the serial clocks D7, D6 through D0, in this order. This data is converted to 8 bits parallel data in the rising edge of the eighth serial clock for the processing.

The A0 input is used to determine whether or the serial data input is display data or command data; when A0 = "H", the data is display data, and when A0 = "L" then the data is command data. The A0 input is read and used for detection every 8th rising edge of the serial clock after the chip becomes active. Figure 1 is a serial interface signal chart.



Figure 1

- \* When the chip is not active, the shift registers and the counter are reset to their initial states.
- \* Reading is not possible while in serial interface mode.
- \* Caution is required on the SCL signal when it comes to line-end reflections and external noise. We recommend that operation be rechecked on the actual equipment.

#### The Chip Select

The ST7565P have two chip select terminals: /CS1 and CS2. The MPU interface or the serial interface is enabled only when /CS1 = "L" and CS2 = "H".

When the chip select is inactive, D0 to D7 enter a high impedance state, and the A0, /RD, and /WR inputs are inactive. When the serial interface is selected, the shift register and the counter are reset.

#### The Accessing the Display Data RAM and the Internal Registers

Data transfer at a higher speed is ensured since the MPU is required to satisfy the cycle time (tCYC) requirement alone in accessing the ST7565P. Wait time may not be considered. And, in the ST7565P, each time data is sent from the MPU, a type of pipeline process between LSIs is performed through the bus holder attached to the internal data bus. Internal data bus.

For example, when the MPU writes data to the display data RAM, once the data is stored in the bus holder, then it is written to the display data RAM before the next data write cycle. Moreover, when the MPU reads the display data RAM,

the first data read cycle (dummy) stores the read data in the bus holder, and then the data is read from the bus holder to the system bus at the next data read cycle.

There is a certain restriction in the read sequence of the display data RAM. Please be advised that data of the specified address is not generated by the read instruction issued immediately after the address setup. This data is generated in data read of the second time. Thus, a dummy read is required whenever the address setup or write cycle operation is conducted.

This relationship is shown in Figure 2.

### The Busy Flag

When the busy flag is "1" it indicates that the ST7565P is running internal processes, and at this time no command aside from a status read will be received. The busy flag is outputted to D7 pin with the read instruction. If the cycle time

(tCYC) is maintained, it is not necessary to check for this flag before each command. This makes vast improvements in MPU processing capabilities possible.





#### **Display Data RAM**

The display data RAM stores the dot data for the LCD. It has a 65 (8 page x 8 bit +1) x 132 bit structure. As is shown in Figure 3, the D7 to D0 display data from the MPU corresponds to the LCD display common direction; there are few constraints at the time of display data transfer when multiple ST7565P are used, thus and display structures can be created easily and with a high degree of freedom.

Display data RAM

Moreover, reading from and writing to the display RAM from the MPU side is performed through the I/O buffer, which is an independent operation from signal reading for the liquid crystal driver. Consequently, even if the display data RAM is accessed asynchronously during liquid crystal display, it will not cause adverse effects on the display (such as flickering).



Liquid crystal display

Figure 3

#### The Page Address Circuit

Page address of the display data RAM is specified through the Page Address Set Command. The page address must be specified again when changing pages to perform access. Page address 8 (D3, D2, D1, D0 = 1, 0, 0, 0) is a special RAM for icons, and only display data D0 is used (refer to Figure 4)

#### **The Column Addresses**

The display data RAM column address is specified by the Column Address Set command. The specified column address is incremented (+1) with each display data read/write command. This allows the MPU display data to be accessed continuously. Moreover, the incrementing of column addresses stops with 83H. Because the column address is independent of the page address, when moving, for example, from page 0 column 83H to page 1 column 00H,

it is necessary to respective both the page address and the column address.

Furthermore, as is shown in Table 4, the ADC command (segment driver direction select command) can be used to reverse the relationship between the display data RAM column address and the segment output. Because of this, the constraints on the IC layout when the LCD module is assembled can be minimized. As is shown in Figure 4.

Table 4

| SEG Output<br>ADC | SEG0                      | SEG 131 |
|-------------------|---------------------------|---------|
| (D0) "0"          | 0 (H) → Column Address →  | 83 (H)  |
| (D0) "1"          | 83 (H) ← Column Address ← | 0 (H)   |

#### The Line Address Circuit

The line address circuit, as shown in Table 4, specifies the line address relating to the COM output when the contents of the display data RAM are displayed. Using the display start line address set command, what is normally the top line of the display can be specified (this is the COM0 output when the common output mode is normal, and the COM63 output

for ST7565P, the detail is shown page.11 The display area is a 65 line area for the ST7565P. If the line addresses are changed dynamically using the display start line address set command, screen scrolling, page swapping, etc. can be performed.



#### The Display Data Latch Circuit

The display data latch circuit is a latch that temporarily stores the display data that is output to the liquid crystal driver circuit from the display data RAM.

Because the display normal/reverse status, display ON/OFF status, and display all points ON/OFF commands control only the data within the latch, they do not change the data within the display data RAM itself.

#### **The Oscillator Circuit**

This is a CR-type oscillator that produces the display clock. The oscillator is only enabled when M/S= "H" and CLS = "H".

When CLS = "L" the oscillation stops, and the external clock is input through the CL terminal.

#### **Display Timing Generator Circuit**

The display timing generator circuit generates the timing signal to the line address circuit and the display data latch circuit using the display clock. The display data is latched into the display data latch circuit synchronized with the display clock, and is output to the data driver output terminal. Reading to the display data liquid crystal driver circuits is completely independent of accesses to the display data RAM by the MPU. Consequently, even if the display data

RAM is accessed asynchronously during liquid crystal display, there is absolutely no adverse effect (such as flickering) on the display.

Moreover, the display timing generator circuit generates the common timing and the liquid crystal alternating current signal (FR) from the display clock. It generates a drive wave form using a 2 frame alternating current drive method, as is shown in Figure 5, for the liquid crystal drive circuit.

#### Two-frame alternating current drive waveform



Figure 5

## The Common Output Status Select Circuit

In the ST7565P chips, the COM output scan direction can be selected by the common output status select command.

#### Table 6

| Status  | COM Scan Direction |              |              |              |              |  |  |  |  |
|---------|--------------------|--------------|--------------|--------------|--------------|--|--|--|--|
| Status  | 1/65 DUTY          | 1/49 DUTY    | 1/33 DUTY    | 1/55 DUTY    | 1/53 DUTY    |  |  |  |  |
| Normal  | COM0 → COM63       | COM0 → COM47 | COM0 → COM31 | COM0 → COM53 | COM0 → COM51 |  |  |  |  |
| Reverse | COM63 → COM0       | COM47 → COM0 | COM31 → COM0 | COM53 → COM0 | COM51 → COM0 |  |  |  |  |

| Duty | СОМ | Common output pins |            |            |            |            |            |            |      |
|------|-----|--------------------|------------|------------|------------|------------|------------|------------|------|
| Duty | dir | COM[0:15]          | COM[16:23] | COM[24:26] | COM[27:36] | COM[37:39] | COM[40:47] | COM[48:63] | COMS |
| 1/65 | 0   |                    |            |            |            |            |            |            | COMS |
| 1/03 | 1   |                    | COM[63:0]  |            |            |            |            |            | COMS |
| 1/49 | 0   | COM[0:23]          |            |            | reserve    |            | COM[       | COM[24:47] |      |
| 1/49 | 1   | COM[               | COM[47:24] |            |            |            | COM        | [23:0]     | COMS |
| 1/33 | 0   | COM[0:15]          |            |            | reserve    |            |            | COM[16:31] | COMS |
| 1/33 | 1   | COM[31:16]         |            |            | reserve    |            |            | COM[15:0]  | COMS |
| 1/55 | 0   |                    | COM[0:26]  |            | reserve    | COM[27:53] |            |            | COMS |
| 1/33 | 1   | COM[53:27]         |            |            | reserve    | COM[26:0]  |            |            | COMS |
| 1/53 | 0   | COM[0:25]          |            |            | reserve    | COM[26:51] |            |            | COMS |
| 1/33 | 1   |                    | COM[51:26] |            |            |            | COM[25:0]  |            | COMS |

#### **The LCD Driver Circuits**

The LCD driver circuits generates four voltage levels to drive the LCD. The combination of the display data, the COM scan signal and the FR signal produces the drive voltage of LCD. Figure 6 shows examples of the SEG and COM output wave form



## **The Power Supply Circuits**

The power supply circuits are low-power consumption power supply circuits that generate the voltage levels required for the LCD drivers. They are Booster circuits, voltage regulator circuits, and voltage follower circuits. They are only enabled in master operation. The power supply circuits can turn the Booster circuits, the voltage regulator circuits, and the

voltage follower circuits ON or OFF independently through the use of the Power Control Set command. Consequently, it is possible to make an external power supply and the internal power supply function somewhat in parallel. Table 7 shows the Power Control Set Command 3-bit data control function, and Table 8 shows reference combinations.

#### Table 7

| bit            | function                                                                                                                           |                | tus<br>"0" |
|----------------|------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|
| D2<br>D1<br>D0 | Booster circuit control bit Voltage regulator circuit control bit (V/R circuit) Voltage follower circuit control bit (V/F circuit) | ON<br>ON<br>ON | OFF<br>OFF |

The Control Details of Each Bit of the Power Control Set Command

#### Table 8

| Use Settings                                                                 | D2 | D1 | D0 | Voltage<br>booster | Voltage<br>regulator | Voltage<br>follower | External<br>voltage<br>input     | Step-up<br>voltage |
|------------------------------------------------------------------------------|----|----|----|--------------------|----------------------|---------------------|----------------------------------|--------------------|
| Only the internal power supply is used                                       | 1  | 1  | 1  | ON                 | ON                   | ON                  | VDD2                             | Used               |
| Only the voltage regulator circuit and the voltage follower circuit are used | 0  | 1  | 1  | OFF                | ON                   | ON                  | VOUT, VDD2                       | Open               |
| Only the V/F circuit is used                                                 | 0  | 0  | 1  | OFF                | OFF                  | ON                  | V0, VDD2                         | Open               |
| Only the external power supply is used                                       | 0  | 0  | 0  | OFF                | OFF                  | OFF                 | V <sub>0</sub> to V <sub>4</sub> | Open               |

Reference Combinations

#### The Step-up Voltage Circuits

Using the step-up voltage circuits equipped within the ST7565P chips it is possible to product a 2X,3X,4X,5X or 6X step-up of the VSS – VDD2 voltage levels.

The step-up voltage relationships are shown in Figure 7.

6X step-up: Connect capacitor C1 between CAP1N and

CAP1P, between CAP2N and CAP2P, between CAP1N and CAP3P, between CAP2N and CAP4P, between CAP1N and CAP5P, and between VDD2 and VOUT, to produce a voltage level in the positive direction at the VOUT terminal that is 6 times the voltage level between VSS and VDD2.

5X step-up:

Connect capacitor C1 between CAP1N and CAP1P, between CAP2N and CAP2P, between CAP1N and CAP3P, between CAP2N and CAP4P, and between VDD2 and VOUT, to produce a voltage level in the positive direction at the VOUT terminal that is 5 times the voltage level between VSS and VDD2.

4X step-up: Connect capacitor C1 between CAP1N and

CAP1P, between CAP2N and CAP2P, between CAP1N and CAP3P, and between VDD2 and VOUT, to produce a voltage level in the positive direction at the VOUT terminal that is 4 times the voltage level between VSS and VDD2.

3X step-up: Connect capacitor C1 between CAP1N and

CAP1P, between CAP2N and CAP2P and between VDD2 and VOUT, and short between CAP3P and VOUT to produce voltages level in the positive direction at the VOUT terminal that is 3 times the voltage difference between

VSS and VDD2.

2X step-up: Connect capacitor C1 between CAP1N and

CAP1P, and between VDD2 and VOUT, leave CAP2N open, and short between CAP2P, CAP3P and VOUT to produce a voltage in the positive direction at the VOUT terminal that Is twice the voltage between VSS and VDD2.

<sup>\*</sup> The "step-up system terminals" refer CAP1N, CAP1P, CAP2N, CAP2P, and CAP3N.

<sup>\*</sup> While other combinations, not shown above, are also possible, these combinations are not recommended because they have no practical use.



<sup>\*</sup> The VDD2 voltage range must be set so that the VOUT terminal voltage does not exceed the absolute maximum rated value.

VMAX: CAP5P > CAP4P > CAP3P > CAP2P > CAP1P > CAP2N = CAP1N.

<sup>\*</sup> The maximum voltage of the booster capacitor terminals are :

#### The Voltage Regulator Circuit

The step-up voltage generated at VOUT outputs the LCD driver voltage V0 through the voltage regulator circuit. Because the ST7565P chips have an internal high-accuracy fixed voltage power supply with a 64-level electronic volume

function and internal resistors for the V0 voltage regulator, systems can be constructed without having to include high-accuracy voltage regulator circuit components. (VREG thermal gradients approximate -0.05%/°C)

#### (A) When the V0 Voltage Regulator Internal Resistors Are Used

Through the use of the V0 voltage regulator internal resistors and the electronic volume function the liquid crystal power supply voltage V0 can be controlled by commands alone (without adding any external resistors), making it possible to

adjust the liquid crystal display brightness. The V0 voltage can be calculated using equation A-1 over the range where  $\mid$  V0  $\mid$  <  $\mid$  VOUT  $\mid$ .

$$Vo = \left(1 + \frac{Rb}{Ra}\right) \bullet VEV$$

$$= \left(1 + \frac{Rb}{Ra}\right) \bullet \left(1 - \frac{\alpha}{162}\right) \bullet VREG$$

$$\begin{bmatrix} \therefore VEV = \left(1 - \frac{\alpha}{162}\right) \bullet VREG \end{bmatrix}$$



VREG is the IC-internal fixed voltage supply, and its voltage at Ta = 25°C is as shown in Table 9.

#### Table 9

| Part no. Equipment Type |                       | Thermal Gradient | VREG |
|-------------------------|-----------------------|------------------|------|
| ST7565P                 | Internal Power Supply | -0.05 %/℃        | 2.1V |

 $\alpha$  is set to 1 level of 64 possible levels by the electronic volume function depending on the data set in the 6-bit electronic volume registers. Table 10 shows the value for  $\alpha$  depending on the electronic volume register settings.

Rb/Ra is the V0 voltage regulator internal resistor ratio, and can be set to 8 different levels through the V0 voltage regulator internal resistor ratio set command. The (1 + Rb/Ra) ratio assumes the values shown in Table 11 depending on the 3-bit data settings in the V0 voltage regulator internal resistor ratio register.

Table 10

| D5 | D4 | D3 | D2 | D1 | D0 | α  |
|----|----|----|----|----|----|----|
| 0  | 0  | 0  | 0  | 0  | 0  | 63 |
| 0  | 0  | 0  | 0  | 0  | 1  | 62 |
| 0  | 0  | 0  | 0  | 1  | 0  | 61 |
|    |    | :  |    |    |    | :  |
|    |    | :  |    |    |    | :  |
| 1  | 1  | 1  | 1  | 0  | 1  | 2  |
| 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| 1  | 1  | 1  | 1  | 1  | 1  | 0  |

V0 voltage regulator internal resistance ratio register value and (1 + Rb/Ra) ratio (Reference value)

Table 11

| R  | egist | er | ST7565P       |
|----|-------|----|---------------|
| D2 | D1    | D0 | (1) −0.05 %/℃ |
| 0  | 0     | 0  | 3.0           |
| 0  | 0     | 1  | 3.5           |
| 0  | 1     | 0  | 4.0           |
| 0  | 1     | 1  | 4.5           |
| 1  | 0     | 0  | 5.0           |
| 1  | 0     | 1  | 5.5           |
| 1  | 1     | 0  | 6.0           |
| 1  | 1     | 1  | 6.5           |

Figures 9, 10 show V0 voltage measured by values of the internal resistance ratio resistor for V0 voltage adjustment and electric volume resister for each temperature grade model.



Figure 9 : (1) For ST7565P the Thermal Gradient = -0.05%/°C

The V0 voltage as a function of the V0 voltage regulator internal resistor ratio register and the electronic volume register.

Setup example: When selecting Ta = 25°C and V0 = 7V f or an ST7565P on which Temperature gradient = -0.05%/°C. Using Figure 9 and the equation A-1, the following setup is enabled.

At this time, the variable range and the notch width of the V0 voltage is, as shown Table 13, as dependent on the electronic volume.

| Ta | abl | e | 12 |
|----|-----|---|----|
|----|-----|---|----|

| Contents                 | Register |    |    |     |    |    |  |
|--------------------------|----------|----|----|-----|----|----|--|
| Contents                 | D5       | D4 | D3 | D2  | D1 | DO |  |
| For Vo voltage regulator | _        |    |    | . 0 | 1  | 0  |  |
| Electronic Volume        | 1        | 0  | 0  | 1   | 0  | 1  |  |

Table 13

| Vo                            | Min             | Тур                       | Max           | Units       |
|-------------------------------|-----------------|---------------------------|---------------|-------------|
| Variable Range<br>Notch width | 5.1 (63 levels) | 7.0 (central value)<br>51 | 8.4 (0 level) | [V]<br>[mV] |

#### (B) When an External Resistance is Used (The V0 Voltage Regulator Internal Resistors Are Not Used) (1)

The liquid crystal power supply voltage V0 can also be set without using the V0 voltage regulator internal resistors (IRS terminal = "L") by adding resistors Ra' and Rb' between VDD and VR, and between VR and V0, respectively. When this is done, the use of the electronic volume function makes it possible to adjust the brightness of the liquid crystal display

by controlling the liquid crystal power supply voltage V0 through commands.

In the range where | V0 | < | VOUT |, the V0 voltage can be calculated using equation B-1 based on the external resistances Ra' and Rb'.

$$V_0 = \left(1 + \frac{Rb'}{Ra'}\right) \bullet V_{EV}$$

$$= \left(1 + \frac{Rb'}{Ra'}\right) \bullet \left(1 - \frac{\alpha}{162}\right) \bullet V_{REG}$$

$$\left[\because V_{EV} = \left(1 - \frac{\alpha}{162}\right) \bullet V_{REG}\right]$$



Figure 11

Setup example: When selecting Ta = 25°C and V0 = 7 V for ST7565P the temperature gradient = -0.05%/°C. When the central value of the electron volume register is (D5, D4, D3, D2, D1, D0) = (1, 0, 0, 0, 0, 0), then  $\alpha$  = 31 and VREG = 2.1V so, according to equation B-1,

$$Vo = \left(1 + \frac{Rb'}{Ra'}\right) \bullet \left(1 - \frac{\alpha}{162}\right) \bullet V_{REG}$$

$$7V = \left(1 + \frac{Rb'}{Ra'}\right) \bullet \left(1 - \frac{31}{162}\right) \bullet (2.1)$$

Moreover, when the value of the current running through Ra' and Rb' is set to 5 uA,

Ra' + Rb' = 
$$1.4M\Omega$$
 (Equation B-3)

Consequently, by equations B-2 and B-3,

$$\frac{Rb'}{Ra'} = 3.12$$

$$Ra' = 340k\Omega$$

$$Rb' = 1060k\Omega$$

At this time, the V0 voltage variable range and notch width, based on the electron volume function, is as given in Table 14.

Table 14

| V0                            | Min             | Тур                       | Max           | Units       |
|-------------------------------|-----------------|---------------------------|---------------|-------------|
| Variable Range<br>Notch width | 5.3 (63 levels) | 7.0 (central value)<br>52 | 8.6 (0 level) | [V]<br>[mV] |

#### (C) When External Resistors are Used (The V0 Voltage Regulator Internal Resistors Are Not Used) (2)

When the external resistor described above are used, adding a variable resistor as well makes it possible to perform fine adjustments on Ra' and Rb', to set the liquid crystal drive voltage V0. In this case, the use of the electronic volume function makes it possible to control the liquid crystal power supply voltage V0 by commands to adjust the liquid crystal display brightness.

In the range where  $\mid$  V0  $\mid$  <  $\mid$  VOUT  $\mid$  the V0 voltage can be calculated by equation C-1 below based on the R1 and R2 (variable resistor) and R3 settings, where R2 can be subjected to fine adjustments ( $\triangle$  R2).

$$V_0 = \left(1 + \frac{R3 + R2 - \Delta R2}{R1 + \Delta R2}\right) \bullet V_{EV}$$

$$= \left(1 + \frac{R3 + R2 - \Delta R2}{R1 + \Delta R2}\right) \bullet \left(1 - \frac{\alpha}{162}\right) \bullet V_{REG}$$

$$\int \therefore V_{EV} = \left(1 - \frac{\alpha}{162}\right) \bullet V_{REG}$$



Figure 12

Setup example: When selecting  $Ta = 25^{\circ}C$  and V0 = 5 to 9 V (using R2) for an ST7565P the temperature gradient = -0.05%/C.

When the central value for the electronic volume register is set at (D5, D4, D3, D2, D1, D0) = (1, 0, 0, 0, 0, 0), then  $\alpha$  = 31 and VREG = 2.1 V so, according to equation C-1, when  $\Delta R2$  = 0  $\Omega,$  in order to make V0 = 9 V,

$$9V = \left(1 + \frac{R3 + R2}{R1}\right) \bullet \left(1 - \frac{31}{162}\right) \bullet (2.1)$$

When  $\triangle R2 = R2$ , in order to make V = -5 V,

$$5V = \left(1 + \frac{R3}{R1 + R2}\right) \bullet \left(1 - \frac{31}{162}\right) \bullet (2.1)$$

When the current flowing VDD and V0 is set to 5 uA,

$$R1 + R2 + R3 = 1.4M\Omega$$
 (Equation C-4)

With this, according to equation C-2, C-3 and C-4,

$$R1 = 264k\Omega$$

$$R2 = 211k\Omega$$

$$R3 = 925k\Omega$$

The V0 voltage variable range and notch width based on the electron volume function is as shown in Table 15.

Table 15

| V0             | Min             | Тур                 | Max         | Units |
|----------------|-----------------|---------------------|-------------|-------|
| Variable Range | 5.5 (63 levels) | 7.3 (central value) | 9 (0 level) | [V]   |
| Notch width    |                 | 56                  |             | [mV]  |

## ST7565P

- \* When the V0 voltage regulator internal resistors or the electronic volume function is used, it is necessary to at least set the voltage regulator circuit and the voltage follower circuit to an operating mode using the power control set commands. Moreover, it is necessary to provide a voltage from VOUT when the Booster circuit is OFF.
- \* The VR terminal is enabled only when the V0 voltage regulator internal resistors are not used (i.e. the IRS terminal = "L"). When the V0 voltage regulator internal resistors are used (i.e. when the IRS terminal = "H"), then the VR terminal is left open. \* Because the input impedance of the VR terminal is high, it is necessary to take into consideration short leads, shield cables,

etc. to handle noise.

#### The LCD Voltage Generator Circuit

The V0 voltage is produced by a resistive voltage divider within the IC, and can be produced at the V1, V2, V3, and V4 voltage levels required for liquid crystal driving. Moreover,

when the voltage follower changes the impedance, it provides V1, V2, V3 and V4 to the liquid crystal drive circuit.

#### **High Power Mode**

The power supply circuit equipped in the ST7565P chips has very low power consumption (normal mode: HPM = "H"). However, for LCD panels with large loads (size), this low-power power supply may cause display quality to degrade. When this occurs, set the HPM terminal to "L" (high power mode) can improve the display quality.

SITRONIX recommends that the display should be checked on actual equipment to determine whether or not to use this mode. Moreover, if the improvement to the display is inadequate even after high power mode has been set, then it is necessary to add a liquid crystal drive power supply externally.

#### The Internal Power Supply Shutdown Command Sequence

The sequence shown in Figure 13 is recommended for shutting down the internal power supply, first placing the

power supply in power saver mode and then turning the power supply OFF.



Figure 13

#### **Reference Circuit Examples**

- 1. When used all of the step-up circuit, voltage regulating circuit and V/F circuit
- (1) When the voltage regulator internal resistor is used. (Example where VDD2 = VDD, with 4x step-up)
- (2) When the voltage regulator internal resistor is not used. (Example where VDD2 = VDD, with 4x step-up)





- 2. When the voltage regulator circuit and V/F circuit alone are used
- (1) When the V0 voltage regulator internal resistor is NOT (2) When the V0 voltage regulator internal resistor is used.





#### (3) When the V/F circuit alone is used



| Item     | Set value                | units    |
|----------|--------------------------|----------|
| C1<br>C2 | 1.0 to 4.7<br>0.1 to 4.7 | uF<br>uF |

C1 and C2 are determined by the size of the LCD being driven.

- \* 1. Because the VR terminal input impedance is high, use short leads and shielded lines.
- \* 2. C1 and C2 are determined by the size of the LCD being driven. Select a value that will stabilize the liquid crystal drive voltage.

Example of the process which determines the capacitor values:

- \* Turn the voltage regulator circuit and voltage follower circuit ON and supply a voltage to VOUT from the outside.
- \* Determine C2 by displaying an LCD pattern with a heavy load (such as horizontal stripes) and selecting a C2 that stabilizes the liquid crystal drive voltages (V0 to V4). Note that all C2 capacitors must have the same capacitance value.
- \* Next turn all the power supplies ON and determine C1.

#### **The Reset Circuit**

When the /RES input comes to the "L" level, these LSIs return to the default state. Their default states are as follows:

- Display OFF
- 2. Normal display
- 3. ADC select: Normal (ADC command D0 = "L")
- 4. Power control register: (D2, D1, D0) = (0, 0, 0)
- 5. Serial interface internal register data clear
- LCD power supply bias rate: 1/65 DUTY = 1/9 bias 1/49,1/55,1/53 DUTY = 1/8 bias 1/33 DUTY = 1/6 bias
- All-indicator lamps-on OFF (All-indicator lamps ON/OFF command D0 = "L")
- 8. Power saving clear
- V0 voltage regulator internal resistors Ra and Rb separation
- Output conditions of SEG and COM terminals SEG=VSS . COM=VSS
- 11. Read modify write OFF
- 12. Display start line set to first line
- 13. Column address set to Address 0
- 14. Page address set to Page 0
- 15. Common output status normal
- V0 voltage regulator internal resistor ratio set mode clear
- 17. Clear Electronic volume register: (D5, D4, D3, D2, D1, D0) = (1, 0. 0, 0, 0, 0)
- 18. Test mode clear

On the other hand, when the reset command is used, the above default settings from 11 to 18 are only executed.

When the power is turned on, the IC internal state becomes unstable, and it is necessary to initialize it using the /RES terminal. After the initialization, each input terminal should be controlled normally.

Moreover, when the control signal from the MPU is in the high impedance, an over current may flow to the IC. After applying a current, it is necessary to take proper measures to prevent the input terminal from getting into the high impedance state.

If the internal liquid crystal power supply circuit is not used on ST7565P,it is necessary that /RES is "H" when the external liquid crystal power supply is turned on. This IC has the function to discharge V0 when /RES is "L," and the external power supply short-circuits to Vss when /RES is "L." This means that an internal resistor is connected between VSS and V0.

While /RES is "L," the oscillator works but the display timing generator stops, and the CL, FR and /DOF terminals are fixed to "H." The terminals D0 to D7 are not affected. The VSS level is output to SEG and COM output terminals after a success hardware reset.

## **COMMANDS**

The ST7565P identify the data bus signals by a combination of A0, /RD (E), /WR(R/W) signals. Command interpretation and execution does not depend on the external clock, but rather is performed through internal timing only, and thus the processing is fast enough that normally a busy check is not required.

In the 8080 MPU interface, commands are launched by inputting a low pulse to the RD terminal for reading, and inputting a low pulse to the /WR terminal for writing. In the 6800 Series MPU interface, the interface is placed in a read mode when an "H" signal is input to the R/W terminal and placed in a write mode when a "L" signal is input to the R/W terminal and then the command is launched by inputting a high pulse to the E terminal. Consequently, the 6800 Series MPU interface is different than the 80x86 Series MPU interface in that in the explanation of commands and the display commands the status read and display data read /RD (E) becomes "1(H)". In the explanations below the commands are explained using the 8080 Series MPU interface as the example. When the serial interface is selected, the data is input in sequence starting with D7.

<Explanation of Commands>

#### **Display ON/OFF**

This command turns the display ON and OFF.

|    | E   | R/W |    |    |    |    |    |    |    |    |             |
|----|-----|-----|----|----|----|----|----|----|----|----|-------------|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Setting     |
| 0  | 1   | 0   | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 1  | Display ON  |
|    |     |     |    |    |    |    |    |    |    | 0  | Display OFF |

When the display OFF command is executed when in the display all points ON mode, power saver mode is entered. See the section on the power saver for details.

#### **Display Start Line Set**

This command is used to specify the display start line address of the display data RAM shown in Figure 4. For further details see the explanation of this function in "The Line Address Circuit".

|    | E   | R/W |    |    |    |    |    |    |    |    |              |
|----|-----|-----|----|----|----|----|----|----|----|----|--------------|
| A0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Line address |
| 0  | 1   | 0   | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0            |
|    |     |     |    |    | 0  | 0  | 0  | 0  | 0  | 1  | 1            |
|    |     |     |    |    | 0  | 0  | 0  | 0  | 1  | 0  | 2            |
|    |     |     |    |    |    |    | 1  | ,  |    |    | $\downarrow$ |
|    |     |     |    |    | 1  | 1  | 1  | 1  | 1  | 0  | 62           |
|    |     |     |    |    | 1  | 1  | 1  | 1  | 1  | 1  | 63           |

#### Page Address Set

This command specifies the page address corresponding to the low address when the MPU accesses the display data RAM (see Figure 4). Specifying the page address and column address enables to access a desired bit of the display data RAM. Changing the page address does not accompany a change in the status display.

|    | E   | R/W |    |    |    |    |    |    |    |    |              |
|----|-----|-----|----|----|----|----|----|----|----|----|--------------|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Page address |
| 0  | 1   | 0   | 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0            |
|    |     |     |    |    |    |    | 0  | 0  | 0  | 1  | 1            |
|    |     |     |    |    |    |    | 0  | 0  | 1  | 0  | 2            |
|    |     |     |    |    |    |    | 1  | ,  |    |    | $\downarrow$ |
|    |     |     |    |    |    |    | 0  | 1  | 1  | 1  | 7            |
|    |     |     |    |    |    |    | 1  | 0  | 0  | 0  | 8            |

#### **Column Address Set**

This command specifies the column address of the display data RAM shown in Figure 4. The column address is split into two sections (the higher 4 bits and the lower 4 bits) when it is set (fundamentally, set continuously). Each time the display data RAM is accessed, the column address automatically increments (+1), making it possible for the MPU to continuously read from/write to the display data. The column address increment is topped at 83H. This does not change the page address continuously. See the function explanation in "The Column Address Circuit," for details.

|                        | A0 |   | R/W<br>/WR | D7 | D6 | D5 | D4 | D3 | D2 | D1       | D0 | A7                    | A6 | A5          | <b>A</b> 4       | А3                    | A2               | <b>A</b> 1       | A0               | Column address                 |
|------------------------|----|---|------------|----|----|----|----|----|----|----------|----|-----------------------|----|-------------|------------------|-----------------------|------------------|------------------|------------------|--------------------------------|
| High bits → Low bits → | 0  | 1 | 0          | 0  | 0  | 0  |    |    |    | A5<br>A1 |    | 0<br>0<br>0<br>1<br>1 | 0  | 0<br>0<br>0 | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0 | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>0 | 0<br>1<br>2<br>↓<br>130<br>131 |

#### **Status Read**

|    | E   | R/W |      |     |        |       |    |    |    |    |
|----|-----|-----|------|-----|--------|-------|----|----|----|----|
| A0 | /RD | /WR | D7   | D6  | D5     | D4    | D3 | D2 | D1 | D0 |
| 0  | 0   | 1   | BUSY | ADC | ON/OFF | RESET | 0  | 0  | 0  | 0  |

| BUSY   | BUSY = 1: it indicates that either processing is occurring internally or a reset condition is in process.  BUSY = 0: A new command can be accepted. if the cycle time can be satisfied, there is no need to check for BUSY conditions. |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADC    | This shows the relationship between the column address and the segment driver.  0: Reverse (column address 131-n ↔ SEG n)  1: Normal (column address n ↔ SEG n)  (The ADC command switches the polarity.)                              |
| ON/OFF | ON/OFF: indicates the display ON/OFF state. 0: Display ON 1: Display OFF (This display ON/OFF command switches the polarity.)                                                                                                          |
| RESET  | This indicates that the chip is in the process of initialization either because of a /RES signal or because of a reset command.  0: Operating state 1: Reset in progress                                                               |

#### **Display Data Write**

This command writes 8-bit data to the specified display data RAM address. Since the column address is automatically incremented by "1" after the write, the MPU can write the display data.

|    | Ε   | R/W |                         |
|----|-----|-----|-------------------------|
| Α0 | /RD | /WR | D7 D6 D5 D4 D3 D2 D1 D0 |
| 1  | 1   | 0   | Write data              |

#### **Display Data Read**

This command reads 8-bit data from the specified display data RAM address. Since the column address is automatically incremented by "1" after the read, the CPU can continuously read multiple-word data. One dummy read is required immediately after the column address has been set. See the function explanation in "Display Data RAM" for the explanation of accessing the internal registers. When the serial interface is used, reading of the display data becomes unavailable.

|    | E   | R/W |                         |
|----|-----|-----|-------------------------|
| Α0 | /RD | /WR | D7 D6 D5 D4 D3 D2 D1 D0 |
| 1  | 0   | 1   | Read data               |

#### **ADC Select (Segment Driver Direction Select)**

This command can reverse the correspondence between the display RAM data column address and the segment driver output. Thus, sequence of the segment driver output pins may be reversed by the command. See the column address circuit for the detail. Increment of the column address (by "1") accompanying the reading or writing the display data is done according to the column address indicated in Figure 4.

|    | E   | R/W |    |    |    |    |    |    |    |        |                   |
|----|-----|-----|----|----|----|----|----|----|----|--------|-------------------|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0     | Setting           |
| 0  | 1   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0<br>1 | Normal<br>Reverse |

#### **Display Normal/Reverse**

This command can reverse the lit and unlit display without overwriting the contents of the display data RAM. When this is done the display data RAM contents are maintained.

|    | E   | R/W |    |    |    |    |    |    |    |    |                                                                            |
|----|-----|-----|----|----|----|----|----|----|----|----|----------------------------------------------------------------------------|
| A0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Setting                                                                    |
| 0  | 1   | 0   | 1  | 0  | 1  | 0  | 0  | 1  | 1  | 0  | RAM Data "H" LCD ON voltage (normal) RAM Data "L" LCD ON voltage (reverse) |

## **Display All Points ON/OFF**

This command makes it possible to force all display points ON regardless of the content of the display data RAM. The contents of the display data RAM are maintained when this is done. This command takes priority over the display normal/reverse command.

|    | E   | R/W |    |    |    |    |    |    |    |    |                                              |
|----|-----|-----|----|----|----|----|----|----|----|----|----------------------------------------------|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Setting                                      |
| 0  | 1   | 0   | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 0  | Normal display mode<br>Display all points ON |

When the display is in an OFF mode, executing the display all points ON command will place the display in power save mode. For details, see the Power Save section.

#### **LCD Bias Set**

This command selects the voltage bias ratio required for the liquid crystal display.

|    | E   | R/W |    |    |    |    |    |    |    |    |          | S        | elect Statu | ıs       |          |
|----|-----|-----|----|----|----|----|----|----|----|----|----------|----------|-------------|----------|----------|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 1/65duty | 1/49duty | 1/33duty    | 1/55duty | 1/53duty |
| 0  | 1   | 0   | 1  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 1/9 bias | 1/8 bias | 1/6 bias    | 1/8 bias | 1/8 bias |
|    | ı   | U   |    |    |    |    |    |    |    | 1  | 1/7 bias | 1/6 bias | 1/5 bias    | 1/6 bias | 1/6 bias |

## Read/Modify/Write

This command is used paired with the "END" command. Once this command has been input, the display data read command does not change the column address, but only the display data write command increments (+1) the column address. This mode is maintained until the END command is input. When the END command is input, the column address returns to the address it was at when the read/modify/write command was entered. This function makes it possible to reduce the load on the MPU when there are repeating data changes in a specified display region, such as when there is a blanking cursor.

|    | Ε   | R/W |    |    |    |    |    |    |    |    |
|----|-----|-----|----|----|----|----|----|----|----|----|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0  | 1   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  |



Figure 24 Command Sequence For read modify write



#### End

This command releases the read/modify/write mode, and returns the column address to the address it was at when the mode was entered.

|    | E   | R/W |    |    |    |    |    |    |    |    |
|----|-----|-----|----|----|----|----|----|----|----|----|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0  | 1   | 0   | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  |

#### Reset

This command initializes the display start line, the column address, the page address, the common output mode, the V0 voltage regulator internal resistor ratio, the electronic volume, and the static indicator are reset, and the read/modify/write mode and test mode are released. There is no impact on the display data RAM. See the function explanation in "Reset" for details. The reset operation is performed after the reset command is entered.

|    | Е   | R/W |    |    |    |    |    |    |    |    |
|----|-----|-----|----|----|----|----|----|----|----|----|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0  | 1   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  |

The initialization when the power supply is applied must be done through applying a reset signal to the /RES terminal. The reset command must not be used instead.

#### **Common Output Mode Select**

This command can select the scan direction of the COM output terminal. For details, see the function explanation in "Common Output Mode Select Circuit."

|    |     | R/W |    |    |    |    |    |    |    |    |         |            | Sele       | cted Mode  |            |            |
|----|-----|-----|----|----|----|----|----|----|----|----|---------|------------|------------|------------|------------|------------|
| A0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |         | 1/65duty   | 1/49duty   | 1/33duty   | 1/55duty   | 1/53duty   |
| ^  | 1   | ^   | 1  | 1  | 0  | 0  | 0  | *  | *  | *  | Normal  | COM0→COM63 | COM0→COM47 | COM0→COM31 | COM0→COM53 | COM0→COM51 |
| 0  | - 1 | U   |    |    |    |    | 1  |    |    |    | Reverse | COM63→COM0 | COM47→COM0 | COM31→COM0 | COM53→COM0 | COM51→COM0 |

<sup>\*</sup> Disabled bit

#### **Power Controller Set**

This command sets the power supply circuit functions. See the function explanation in "The Power Supply Circuit," for details.

|    | Е   | R/W |    |    |    |    |    |    |    |    |                                |
|----|-----|-----|----|----|----|----|----|----|----|----|--------------------------------|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Selected Mode                  |
|    |     |     | 0  | 0  | 1  | 0  | 1  | 0  |    |    | Booster circuit: OFF           |
|    |     |     |    |    |    |    |    | 1  |    |    | Booster circuit: ON            |
| _  | 4   | 0   |    |    |    |    |    |    | 0  |    | Voltage regulator circuit: OFF |
| 0  | - 1 | U   |    |    |    |    |    |    | 1  |    | Voltage regulator circuit: ON  |
|    |     |     |    |    |    |    |    |    |    | 0  | Voltage follower circuit: OFF  |
|    |     |     |    |    |    |    |    |    |    |    | Voltage follower circuit: ON   |

#### V0 Voltage Regulator Internal Resistor Ratio Set

This command sets the V0 voltage regulator internal resistor ratio. For details, see the function explanation is "The Voltage Regulator circuit" and Table 11.

|    | Е   | R/W |    |    |    |    |    |    |              |    |              |
|----|-----|-----|----|----|----|----|----|----|--------------|----|--------------|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1           | D0 | Rb/Ra Ratio  |
|    |     |     | 0  | 0  | 1  | 0  | 0  | 0  | 0            | 0  | Small        |
|    |     |     |    |    |    |    |    | 0  | 0            | 1  |              |
| 0  | 4   | 0   |    |    |    |    |    | 0  | 1            | 0  |              |
| U  | 1   | 0   |    |    |    |    |    |    | $\downarrow$ |    | $\downarrow$ |
|    |     |     |    |    |    |    |    | 1  | 1            | 1  |              |
|    |     |     |    |    |    |    |    | 1  | 1            | 1  | Large        |

#### The Electronic Volume (Double Byte Command)

This command makes it possible to adjust the brightness of the liquid crystal display by controlling the LCD drive voltage V0 through the output from the voltage regulator circuits of the internal liquid crystal power supply. This command is a two byte command used as a pair with the electronic volume mode set command and the electronic volume register set command, and both commands must be issued one after the other.

#### The Electronic Volume Mode Set

When this command is input, the electronic volume register set command becomes enabled. Once the electronic volume mode has been set, no other command except for the electronic volume register command can be used. Once the electronic volume register set command has been used to set data into the register, then the electronic volume mode is released.

|    | E   | R/W |    |    |    |    |    |    |    |    |
|----|-----|-----|----|----|----|----|----|----|----|----|
|    |     |     |    |    |    |    |    |    |    |    |
| A0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

#### **Electronic Volume Register Set**

By using this command to set six bits of data to the electronic volume register, the liquid crystal drive voltage V0 assumes one of the 64 voltage levels. When this command is input, the electronic volume mode is released after the electronic volume register has been set.

| ſ |    | Е   | R/W |    |    |    |    |    |    |    |    |              |
|---|----|-----|-----|----|----|----|----|----|----|----|----|--------------|
|   | Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Vo           |
| Γ |    |     |     | *  | *  | 0  | 0  | 0  | 0  | 0  | 1  | Small        |
|   |    |     |     | *  | *  | 0  | 0  | 0  | 0  | 1  | 0  |              |
|   | 0  | 4   | 0   | *  | *  | 0  | 0  | 0  | 0  | 1  | 1  |              |
|   | U  | 1   | U   |    |    |    |    |    |    |    |    | $\downarrow$ |
|   |    |     |     | *  | *  | 1  | 1  | 1  | 1  | 1  | 0  |              |
|   |    |     |     | *  | *  | 1  | 1  | 1  | 1  | 1  | 1  | Large        |

<sup>\*</sup> Inactive bit (set "0")

When the electronic volume function is not used, set this to (1, 0, 0, 0, 0, 0)

#### The Electronic Volume Register Set Sequence



#### **Power Save (Compound Command)**

When the display all points ON is performed while the display is in the OFF mode, the power saver mode is entered, thus greatly reducing power consumption.

The power saver mode has two different modes: the sleep mode and the standby mode. When the static indicator is OFF, it is the sleep mode that is entered. When the static indicator is ON, it is the standby mode that is entered. In the sleep mode and in the standby mode, the display data is saved as is the operating mode that was in effect before the power saver mode was initiated, and the MPU is still able to access the display data RAM. Refer to figure 28 for power save off sequence.



#### Sleep Mode

This stops all operations in the LCD display system, and as long as there are no accesses from the MPU, the consumption current is reduced to a value near the static current. The internal modes during sleep mode are as follows:

- 1. The oscillator circuit and the LCD power supply circuit are halted.
- 2. All liquid crystal drive circuits are halted, and the segment in common drive outputs output a VSS level.
- 3. The static drive system does not operate.

#### The Booster Ratio (Double Byte Command)

This command makes it possible to select step-up ratio. It is used when the power control set have turn on the internal booster circuit. This command is a two byte command used as a pair with the booster ratio select mode set command and the booster ratio register set command, and both commands must be issued one after the other.

#### **Booster Ratio Select Mode Set**

When this command is input, the Booster ratio register set command becomes enabled. Once the booster ratio select mode has been set, no other command except for the booster ratio register command can be used. Once the booster ratio register set command has been used to set data into the register, then the booster ratio select mode is released.

|    | Е   | R/W |    |    |    |    |    |    |    |    |
|----|-----|-----|----|----|----|----|----|----|----|----|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0  | 1   | 0   | 1  | 1  | 1  | 1  | 1  | 0  | 0  | 0  |

## **Booset Ratio Register Set**

By using this command to set two bits of data to the booster ratio register, it can be select what kind of the booster ratio can be used. When this command is input, the booster ratio select mode is released after the booster ratio register has been set.

| Α0 | E<br>/RD | R/W<br>/WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Booster<br>ratio<br>select |
|----|----------|------------|----|----|----|----|----|----|----|----|----------------------------|
|    |          |            | *  | *  | *  | *  | *  | *  | 0  | 0  | 2x,3x,4x<br>5x             |
| 0  | 1        | 0          | *  | *  | *  | *  | *  | *  | 0  | 1  | 5x                         |
|    |          |            | *  | *  | *  | *  | *  | *  | 1  | 1  | 6x                         |

<sup>\*</sup> Inactive bit (set "0")

When the booster ratio select function is not used, set this to (0, 0) 2x,3x,4x step-up mode.

#### The booster ratio Register Set Sequence



Figure 29

#### NOP

Non-Operation Command

|    | E   | R/W |    |    |    |    |    |    |    |    |
|----|-----|-----|----|----|----|----|----|----|----|----|
| A0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0  | 1   | 0   | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 1  |

#### Test

This is a command for IC chip testing. Please do not use it. If the test command is used by accident, it can be cleared by applying a "L" signal to the /RES input by the reset command or by using an NOP.

|    | E   | R/W |    |    |    |    |    |    |    |    |
|----|-----|-----|----|----|----|----|----|----|----|----|
| Α0 | /RD | /WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 0  | 1   | 0   | 1  | 1  | 1  | 1  | 1  | 1  | *  | *  |

<sup>\*</sup> Inactive bit

Note: The ST7565P maintain their operating modes until something happens to change them. Consequently, excessive external noise, etc., can change the internal modes of the ST7565P. Thus in the packaging and system design it is necessary to suppress the noise or take measure to prevent the noise from influencing the chip. Moreover, it is recommended that the operating modes be refreshed periodically to prevent the effects of unanticipated noise.

|                                                                | Table 16: Table of ST7565P Commands |                                                  |   |        |    |          |           |          |                                                    |            |                  | (Note) *: disabled data |                                                                                    |
|----------------------------------------------------------------|-------------------------------------|--------------------------------------------------|---|--------|----|----------|-----------|----------|----------------------------------------------------|------------|------------------|-------------------------|------------------------------------------------------------------------------------|
| Command                                                        | ۸۵                                  | Command Code  A0 /RD /WR D7 D6 D5 D4 D3 D2 D1 D0 |   |        |    |          |           |          |                                                    |            | Function         |                         |                                                                                    |
| (1) Display ON/OFF                                             | 0                                   | 1                                                | 0 | 1      | 0  | 1        | 0         | 1        |                                                    |            | 1                | 0                       | LCD display ON/OFF                                                                 |
| (2) Display start line set                                     | 0                                   | 1                                                | 0 | 0      | 1  | Di       | spla      | ay s     | tart                                               | ade        | dre              | 1<br>ss                 | 0: OFF, 1: ON Sets the display RAM display start line address                      |
| (3) Page address set                                           | 0                                   | 1                                                | 0 | 1      | 0  | 1        | 1         | P        | age                                                | ad         | dre              | ess                     | Sets the display RAM page address                                                  |
| (4) Column address set upper bit                               | 0                                   | 1                                                | 0 | 0      | 0  | 0        | 1         |          | ost s                                              |            |                  |                         | Sets the most significant 4 bits of the display RAM column address.                |
| Column address set lower bit                                   | 0                                   | 1                                                | 0 | 0      | 0  | 0        | 0         | Le       | olumn address<br>east significant<br>olumn address |            |                  |                         | Sets the least significant 4 bits of the display RAM column address.               |
| (5) Status read                                                | 0                                   | 0                                                | 1 |        | St | atus     |           | C        | ) (                                                | )          | 0                | 0                       | Reads the status data                                                              |
| (6) Display data write                                         | 1                                   | 1                                                | 0 |        |    | ١        | N rit∈    | e da     | ata                                                |            |                  |                         | Writes to the display RAM                                                          |
| (7) Display data read                                          | 1                                   | 0                                                | 1 |        |    | F        | Rea       | d data   |                                                    |            |                  |                         | Reads from the display RAM                                                         |
| (8) ADC select                                                 | 0                                   | 1                                                | 0 | 1      | 0  | 1        | 0         | 0        | ) (                                                | )          | 0                | 0                       | Sets the display RAM address<br>SEG output correspondence<br>0: normal, 1: reverse |
| (9) Display normal/reverse                                     | 0                                   | 1                                                | 0 | 1      | 0  | 1        | 0         | 0        | ) 1                                                |            | 1                | 0                       | Sets the LCD display normal/<br>reverse<br>0: normal, 1: reverse                   |
| (10) Display all points<br>ON/OFF                              | 0                                   | 1                                                | 0 | 1      | 0  | 1        | 0         | 0        | ) 1                                                |            | 0                | 0                       | Display all points 0: normal display 1: all points ON                              |
| (11) LCD bias set                                              | 0                                   | 1                                                | 0 | 1      | 0  | 1        | 0         | 0        | ) (                                                | )          | 1                | 0                       | Sets the LCD drive voltage bias ratio 0: 1/9 bias, 1: 1/7 bias (ST7565P)           |
| (12) Read/modify/write                                         | 0                                   | 1                                                | 0 | 1      | 1  | 1        | 0         | 0        | ) (                                                | )          | 0                | 0                       | Column address increment<br>At write: +1<br>At read: 0                             |
| (13) End                                                       | 0                                   | 1                                                | 0 | 1      | 1  | 1        | 0         | 1        | ,                                                  | 1          | 1                | 0                       | Clear read/modify/write                                                            |
| (14) Reset                                                     | 0                                   | 1                                                | 0 | 1      | 1  | 1        | 0         | 0        | ) (                                                | )          | 1                | 0                       | Internal reset                                                                     |
| (15) Common output mode select                                 | 0                                   | 1                                                | 0 | 1      | 1  | 0        | 0         | 0        |                                                    |            | *                | *                       | Select COM output scan direction 0: normal direction 1: reverse direction          |
| (16) Power control set                                         | 0                                   | 1                                                | 0 | 0      | 0  | 1        | 0         | 1        |                                                    | pe<br>noc  | rati<br>le       | ing                     | Select internal power supply operating mode                                        |
| (17) Vo voltage regulator internal resistor ratio set          | 0                                   | 1                                                | 0 | 0      | 0  | 1        | 0         | 0        |                                                    | es<br>rati | isto<br>o        | or                      | Select internal resistor ratio(Rb/Ra) mode                                         |
| (18) Electronic volume mode set Electronic volume register set | 0                                   | 1                                                | 0 | 1      | 0  | 0<br>Ele | 0<br>ctro | 0<br>nic | volu                                               |            | 0<br>e va        | 1<br>alue               | Set the Vo output voltage electronic volume register                               |
| (20) Booster ratio set                                         | 0                                   | 1                                                | 0 | 1<br>0 | 1  | 1<br>0   | 1         | 0        |                                                    |            | 0<br>step<br>val | 0<br>o-up<br>ue         | select booster ratio 00: 2x,3x,4x 01: 5x 11: 6x                                    |
| (21) Power saver                                               |                                     |                                                  |   |        |    |          |           |          |                                                    |            |                  |                         | Display OFF and display all points ON compound command                             |
| (22) NOP                                                       | 0                                   | 1                                                | 0 | 1      | 1  | 1        | 0         | 0        | ) (                                                | )          | 1                | 1                       | Command for non-operation                                                          |
| (23) Test                                                      | 0                                   | 1                                                | 0 | 1      | 1  | 1        | 1         | *        | * :                                                | k          | *                | *                       | Command for IC test. Do not use this command                                       |

## COMMAND DESCRIPTION

#### **Instruction Setup: Reference**

#### (1) Initialization

Note: With this IC, when the power is applied, LCD driving non-selective potentials V2 and V3 (SEG pin) and V1 and V4 (COM pin) are output through the LCD driving output pins SEG and COM. When electric charge is remaining in the smoothing capacitor connecting between the LCD driving voltage output pins (V0 ~ V4) and the VSS pin, the picture on the display may become totally dark instantaneously when the power is turned on. To avoid occurrence of such a failure, we recommend the following flow when turning on the power.

#### 1. When the built-in power is being used immediately after turning on the power:



<sup>\*</sup> The target time of 5ms will result to vary depending on the panel characteristics and the capacitance of the smoothing capacitor. Therefore, we suggest you to conduct an operation check using the actual equipment.

Notes: Refer to respective sections or paragraphs listed below.

- \*1: Description of functions; Resetting circuit
- \*2: Command description; LCD bias setting
- \*3: Command description; ADC selection
- \*4: Command description; Common output state selection
- \*5: Description of functions; Power circuit & Command description; Setting the built-in resistance radio for regulation of the V0 voltage
- \*6: Description of functions; Power circuit & Command description; Electronic volume control
- \*7: Description of functions; Power circuit & Command description; Power control setting

#### 2. When the built-in power is not being used immediately after turning on the power:



<sup>\*</sup> The target time of 5ms will result to vary depending on the panel characteristics and the capacitance of the smoothing capacitor. Therefore, we suggest you to conduct an operation check using the actual equipment.

Notes: Refer to respective sections or paragraphs listed below.

- \*1: Description of functions; Resetting circuit
- \*2: Command description; LCD bias setting
- \*3: Command description; ADC selection
- \*4: Command description; Common output state selection
- \*5: Description of functions; Power circuit & Command description; Setting the built-in resistance radio for regulation of the V0 voltage
- \*6: Description of functions; Power circuit & Command description; Electronic volume control
- \*7: Description of functions; Power circuit & Command description; Power control setting
- \*8: The power saver ON state can either be in sleep state or stand-by state. Command description; Power saver START (multiple commands)

#### (2) Data Display



Notes: Reference items

\*9: Command Description; Display start line set

- \*10: Command Description; Page address set
- \*11: Command Description; Column address set
- \*12: Command Description; Display data write
- \*13: Command Description; Display ON/OFF

Avoid displaying all the data at the data display start (when the display is ON) in white.

#### (3) Power OFF \*14



Notes: Reference items

- \*14: The logic circuit of this IC's power supply VDD Vss controls the driver of the LCD power supply Vss Vo. So, if the power supply VDD Vss is cut off when the LCD power supply Vss Vo has still any residual voltage, the driver (COM. SEG) may output any uncontrolled voltage. When turning off the power, observe the following basic procedures:
  - After turning off the internal power supply, make sure that the potential Vo ~ V4 has become below the threshold voltage of the LCD panel, and then turn off this IC's power supply (VDD Vss). 6. Description of Function, 6.7 Power Circuit
- \*15: After inputting the power save command, be sure to reset the function using the /RES terminal until the power supply VDD Vss is turned off. 7. Command Description (20) Power Save
- \*16: After inputting the power save command, do not reset the function using the /RES terminal until the power supply VDD Vss is turned off. 7. Command Description (20) Power Save

#### Refresh

It is recommended to turn on the refresh sequence regularly at a specified interval.



#### Precautions on Turning off the power

- <Turning the power (VDD Vss) off>
- 1) Power Save (The LCD powers (Vo Vss) are off.) → Reset input → Power (VDD Vss) OFF
- Observe  $t_L > t_H$ .
- When  $t_L < t_H$ , an irregular display may occur.

Set  $t_L$  on the MPU according to the software.  $t_H$  is determined according to the external capacitor C2 (smoothing capacitor of  $V_0 \sim V_4$ ) and the driver's discharging capacity.



- <Turning the power (VDD VSS) off : When command control is not possible.>
- 2) Reset (The LCD powers (VDD Vss) are off.) → Power (VDD Vss) OFF
- Observe  $t_L > t_H$ .
- When t∟ < tH, an irregular display may occur.

For t<sub>L</sub>, make the power (VDD - Vss) falling characteristics longer or consider any other method.

th is determined according to the external capacity C2 (smoothing capacity of Vo to V4) and the driver's discharging capacity.



#### <Reference Data>

Vo voltage falling (discharge) time ( $^{t}$ H) after the process of operation  $\rightarrow$  power save  $\rightarrow$  reset. Vo voltage falling (discharge) time ( $^{t}$ H) after the process of operation  $\rightarrow$  reset.



Figure 31

## **ABSOLUTE MAXIMUM RATINGS**

Unless otherwise specified, VSS = 0V

| Parameter                           |                | Symbol           | Conditions          | Unit |
|-------------------------------------|----------------|------------------|---------------------|------|
| Power Supply Voltage                |                | $V_{DD}$         | -0.3 ~ 3.6          | V    |
| Power supply voltage (VDD standard) |                | $V_{DD2}$        | -0.3 ~ 3.6          | V    |
| Power supply voltage (VDD standard) |                | V0, VOUT         | <b>−</b> 0.3 ~ 14.5 | V    |
| Power supply voltage (VDD standard) |                | V1, V2, V3, V4   | -0.3 ~ V0+0.3       | V    |
| Input Voltage                       | (Digital Dada) | V <sub>IN</sub>  | −0.3 ~ VDD+0.3      | V    |
| Output Voltage                      | (Digital Pads) | Vo               | −0.3 ~ VDD+0.3      | V    |
| Operating temperature               | Dana akia      | T <sub>OPR</sub> | -30 to +85          | C    |
| Storage temperature                 | Bare chip      | T <sub>STR</sub> | -65 to +150         | L.   |

Table 17

#### **Notes and Cautions**

- 1. The voltages are relative to Vss = 0V unless otherwise specified.
- The voltages are relative to vss = 6 v unless otherwise specified.
   The ranges listed in this section are stress only. It is recommended that the normal operating condition of this device should be in the ranges listed in "DC Characteristics" (the next section).
   Stress over the listed ranges in "Absolute Maximum Ratings" may cause permanent damage to this device.
- 4. If this device is operated out of these conditions and ranges, it may not only result in malfunctions, but may have a negative impact on the reliability as well.
- 5. Insure that the voltage levels of V1, V2, V3, and V4 are always such that  $Vout \ge V0 \ge V1 \ge V2 \ge V3 \ge V4$ .



Figure 30

## ST7565P

## **DC CHARACTERISTICS**

Unless otherwise specified, Vss = 0 V, Vdd = 3.0 V  $\pm$  10%, Ta = -30 to 85°C **Table 18** 

|                         |                        | 0                | 0                            | l able 18             |                       | Rating |                       | I I a lit a | Applicable         |
|-------------------------|------------------------|------------------|------------------------------|-----------------------|-----------------------|--------|-----------------------|-------------|--------------------|
| Iter                    | n                      | Symbol           | Con                          | dition                | Min.                  | Тур.   | Max.                  | Units       | Pin                |
| Operating Voltage       | ge (1)                 | $V_{DD}$         |                              |                       | 1.8                   | _      | 3.3                   | V           | V <sub>SS</sub> *1 |
| Operating Voltage       | ge (2)                 | $V_{DD2}$        | (Related to                  | V <sub>SS</sub> )     | 2.4                   | _      | 3.3                   | V           | V <sub>SS</sub>    |
| High-level Input        | Voltage                | V <sub>IHC</sub> |                              |                       | 0.8 x V <sub>DD</sub> | _      | $V_{DD}$              | V           | *3                 |
| Low-level Input Voltage |                        | V <sub>ILC</sub> |                              |                       |                       | _      | 0.2 x V <sub>DD</sub> | V           | *3                 |
| High-level Outpu        | ut Voltage             | V <sub>OHC</sub> | $I_{OH} = -1 \text{ mA}$     | <sub>DH</sub> = -1 mA |                       | _      | $V_{DD}$              | V           | *4                 |
| Low-level Outpu         | t Voltage              | V <sub>OLC</sub> | I <sub>OL</sub> = 1 mA       | <sub>DL</sub> = 1 mA  |                       | _      | 0.2 x V <sub>DD</sub> | V           | *4                 |
| Input leakage cu        | ırrent                 | ILI              | V <sub>IN</sub> = VDD or VSS |                       | -1.0                  | _      | 1.0                   | μΑ          | *5                 |
| Output leakage          | current                | I <sub>LO</sub>  | V <sub>IN</sub> = VDD or VSS |                       | -3.0                  | _      | 3.0                   | μA          | *6                 |
| Liquid Crystal          | Driver ON              | D                | Ta = 25℃<br>(Related         | V0 = 13.0V            | _                     | 2.0    | 3.5                   | ΚΩ          | SEGn<br>COMn *7    |
| Resistance              |                        | R <sub>ON</sub>  | to V <sub>SS</sub> )         | V0 = 8.0V             | _                     | 3.2    | 5.4                   | 1132        |                    |
| Static Consump          | tion Current           | I <sub>SSQ</sub> | V0 = 13.0 V                  | V0 = 13.0 V           |                       | 0.01   | 2                     | μA          | $V_{DD}, V_{DD2}$  |
| Output Leakage          | Current                | I <sub>5Q</sub>  | (Related to                  | V <sub>SS</sub> )     | _                     | 0.01   | 10                    | μA          | V0                 |
| Input Terminal C        | Capacitance            | C <sub>IN</sub>  | Ta = 25℃ ,                   | f = 1 MHz             | _                     | 5.0    | 8.0                   | pF          |                    |
|                         | Internal<br>Oscillator | fosc             | 1/65 duty                    | Ta = 25℃              | 17                    | 20     | 24                    | kHz         | *8                 |
| Oscillator              | External Input         | $f_{CL}$         | 1/33 duty                    | 1a = 25 G             | 17                    | 20     | 24                    | kHz         | CL                 |
| Frequency               | Internal<br>Oscillator | f <sub>OSC</sub> | 1/49 duty<br>1/53 duty       | Ta = 25℃              | 25                    | 30     | 35                    | kHz         | *8                 |
|                         | External Input         | $f_{CL}$         | 1/55 duty                    | 1a – 23 C             | 25                    | 30     | 35                    | kHz         | CL                 |

Table 19

|          | Item                                               | Symbol | Condition                                                  |      | Rating |      | Units | Applicable |
|----------|----------------------------------------------------|--------|------------------------------------------------------------|------|--------|------|-------|------------|
|          | item                                               | Symbol | Condition                                                  | Min. | Тур.   | Max. | Units | Pin        |
|          | Input voltage                                      | VDD2   | (Relative to Vss)                                          | 2.4  | _      | 3.3  | V     | Vss        |
| _        | Supply Step-up output voltage Circuit              | Vouт   | (Relative to Vss)                                          | _    | _      | 13.5 | V     | Vоит       |
| al Power |                                                    |        | (Relative to Vss)                                          | 6.0  | l      | 13.5 | V     | Vouт       |
| Interna  | Voltage Voltage Follower Circuit Operating Voltage |        | (Relative to Vss)                                          | 4.0  | ı      | 13.0 | V     | V0 * 9     |
|          | Base Voltage                                       | VR     | Ta = 25 $^{\circ}$ , (Relative to V ss) $-0.05\%/^{\circ}$ | 2.07 | 2.10   | 2.13 | ٧     | *10        |

• Dynamic Consumption Current : During Display, with the Internal Power Supply OFF Current consumed by total ICs when an external power supply is used .

Table 20

| To at most and             | Symbol Condition |                                                             |      | Rating |       | Units | Notes |  |
|----------------------------|------------------|-------------------------------------------------------------|------|--------|-------|-------|-------|--|
| Test pattern Symbol        | Condition        | Min.                                                        | Тур. | Max.   | Units | Notes |       |  |
| Display Pattern<br>OFF     | I <sub>DD</sub>  | $V_{DD} = 3.0 \text{ V},$<br>$V0 - V_{SS} = 11.0 \text{ V}$ | _    | 16     | 27    | μΑ    | *11   |  |
| Display Pattern<br>Checker | I <sub>DD</sub>  | $V_{DD} = 3.0 \text{ V},$<br>$V0 - V_{SS} = 11.0 \text{ V}$ | _    | 19     | 32    | μA    | *11   |  |

• Dynamic Consumption Current : During Display, with the Internal Power Supply ON Table 21

| Test pattern                                                                                                   | Symbol                 | Condition                                             |                 | Rating |      |      | Units  | Notes  |
|----------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------|-----------------|--------|------|------|--------|--------|
| rest pattern                                                                                                   | Зуппоот                | Condition                                             |                 | Min.   | Тур. | Max. | Ullits | 110163 |
| Display Pattern OFF $I_{DD}$ $V_{DD} = 3.0 \text{ V},$ Quad step-up voltage. $V_{0} - V_{SS} = 11.0 \text{ V}$ | ,                      | Normal Mode                                           | 1               | 90     | 130  |      | *40    |        |
|                                                                                                                | High-Power Mode        |                                                       | 128             | 193    | μA   | *12  |        |        |
| Display<br>Pattern                                                                                             | , ; ·     VDD = 3.0 V, | Normal Mode                                           |                 | 100    | 147  | μA   | *12    |        |
| Checker                                                                                                        | I <sub>DD</sub>        | Quad step-up voltage.<br>V0 –V <sub>SS</sub> = 11.0 V | High-Power Mode |        | 135  | 205  | μΑ     | 12     |

• Consumption Current at Time of Power Saver Mode :  $VSS = -3.0 \text{ V} \pm 10\%$ 

Table 22

| Item         | Symbol          | Condition |   | Rating |      | Units  | Notes |
|--------------|-----------------|-----------|---|--------|------|--------|-------|
|              | Syllibol        | Symbol    |   | Тур.   | Max. | Ullits | Notes |
| Sleep mode   | I <sub>DD</sub> | Ta = 25℃  | _ | 0.1    | 4    |        |       |
| Standby Mode | I <sub>DD</sub> | Ta = 25℃  | _ | 5      | 10   | μA     |       |

• The Relationship Between Oscillator Frequency fosc, Display Clock Frequency fc∟ and the Liquid Crystal Frame Rate Frequency fFR

Table 23

|           | Item                                | fcL                  | fFR           |
|-----------|-------------------------------------|----------------------|---------------|
| 1/65 DUTY | Used internal oscillator circuit    | fOSC / 4             | fOSC / (4*65) |
| 1/03 DUTT | Used <b>externa</b> l display clock | External input (fcL) | fCL / 260     |
| 1/40 DUTY | Used internal oscillator circuit    | fOSC / 4             | fOSC / (4*49) |
| 1/49 DUTY | Used <b>external</b> display clock  | External input (fcL) | fCL / 196     |
| 4/00 DUTY | Used internal oscillator circuit    | fOSC / 8             | fOSC / (8*33) |
| 1/33 DUTY | Used <b>external</b> display clock  | External input (fcL) | fCL / 264     |
| 1/55 DUTY | Used internal oscillator circuit    | fOSC / 4             | fOSC / (4*55) |
| 1/55 DUTT | Used <b>external</b> display clock  | External input (fcL) | fCL / 220     |
| 1/53 DUTY | Used internal oscillator circuit    | fosc / 4             | fOSC / (4*53) |
| 1/33 DUTT | Used <b>external</b> display clock  | External input (fcL) | fCL / 212     |

(ffr is the liquid crystal alternating current period, and not the FR signal period.)

#### References for items market with \*

- \*1 While a broad range of operating voltages is guaranteed, performance cannot be guaranteed if there are sudden fluctuations to the voltage while the MPU is being accessed.
- \*2 The operating voltage range for the Vss system and the Vo system is. This applies when the external power supply is being used.
- \*3 The A0, D0 to D5, D6 (SCL), D7 (SI), /RD (E), /WR (R/W), /CS1, CS2, CLS, CL, FR, M/S, C86, P/S, /DOF, /RES, IRS, and /HPM terminals.
- \*4 The D0 to D7, FR, /DOF, and CL terminals.
- \*5 The A0, /RD (E), /WR (R/W), /CS1, CS2, CLS, M/S, C86, P/S, /RES, IRS, and /HPM terminals.
- \*6 Applies when the D0 to D5, D6 (SCL), D7 (SI), CL, FR, and /DOF terminals are in a high impedance state.
- \*7 These are the resistance values for when a 0.1 V voltage is applied between the output terminal SEGn or COMn and the various power supply terminals (V1, V2, V3, and V4). These are specified for the operating voltage (3) range. Ron = 0.1 V / \( \Delta \) I (Where \( \Delta \) I is the current that flows when 0.1 V is applied while the power supply is ON.)
- \*8 See Table 23 for the relationship between the oscillator frequency and the frame rate frequency.
- \*9 The V0 voltage regulator circuit regulates within the operating voltage range of the voltage follower.
- \*10 This is the internal voltage reference supply for the V0 voltage regulator circuit. In the ST7565P, the temperature range approximately −0.05%/℃.
- \*11, 12 It indicates the current consumed on ICs alone when the internal oscillator circuit and display are turned on. The ST7565P is 1/9 biased. Does not include the current due to the LCD panel capacity and wiring capacity. Applicable only when there is no access from the MPU.
- \*12 It is the value on a ST7565P having the VREG temperature gradient is −0.05%/℃ when the V o voltage regulator internal resistor is used.

## **TIMING CHARACTERISTICS**

System Bus Read/Write Characteristics 1 (For the 8080 Series MPU)



Table 24

(VDD = 3.3V. Ta = -30 to 85%)

| Item                     | Signal    | Symbol        | Condition   | Rati |      | Units |
|--------------------------|-----------|---------------|-------------|------|------|-------|
| item                     | Signal    | Symbol        | Condition   | Min. | Max. | Units |
| Address hold time        |           | <b>t</b> AH8  |             | 0    | _    |       |
| Address setup time       | A0        | <b>t</b> AW8  |             | 0    | _    |       |
| System cycle time        |           | tcyc8         |             | 240  | _    |       |
| Write L pulse width      | AMD       | tCCLW         |             | 80   | _    |       |
| Write H pulse width      | /WR       | tcchw         |             | 80   | _    |       |
| Read L pulse width       | /DD       | <b>t</b> CCLR |             | 140  | _    | Ns    |
| Read H pulse width       | - /RD     | tCCHR         |             | 80   |      |       |
| Write Data setup time    |           | tDS8          |             | 40   | _    |       |
| Write Address hold time  | D0 to D7  | tDH8          |             | 0    | _    |       |
| Read access time         | ולם 10 חם | tACC8         | CL = 100 pF | _    | 70   |       |
| Read Output disable time |           | tOH8          | CL = 100 pF | 5    | 50   |       |

Table 25

(VDD = 2.7V, Ta = -30 to 85%)

| Item                     | Signal   | Symbol        | Condition   | Rat  |      | Units |
|--------------------------|----------|---------------|-------------|------|------|-------|
| item                     | Signal   | Symbol        | Condition   | Min. | Max. | Units |
| Address hold time        |          | <b>t</b> AH8  |             | 0    | _    |       |
| Address setup time       | A0       | <b>t</b> AW8  |             | 0    | _    |       |
| System cycle time        |          | tcyc8         |             | 400  | _    |       |
| Write L pulse width      | WR       | tCCLW         |             | 220  | _    |       |
| Write H pulse width      | VVK      | tcchw         |             | 180  | _    |       |
| Read L pulse width       | RD       | <b>t</b> CCLR |             | 220  | _    | ns    |
| Read H pulse width       | , KD     | <b>t</b> CCHR |             | 180  | _    |       |
| Write Data setup time    |          | tDS8          |             | 40   | _    |       |
| Write Address hold time  | D0 to D7 | tDH8          |             | 0    | _    |       |
| Read access time         | לם 10 סו | tACC8         | CL = 100 pF | _    | 140  |       |
| Read Output disable time |          | tOH8          | CL = 100 pF | 10   | 100  |       |

#### Table 26

| Item                     | Cianal     | Symbol        | Condition   | Rati |      | Units  |
|--------------------------|------------|---------------|-------------|------|------|--------|
| item                     | Signal     | Symbol        | Condition   | Min. | Max. | Ullits |
| Address hold time        |            | <b>t</b> AH8  |             | 0    | _    |        |
| Address setup time       | A0         | <b>t</b> AW8  |             | 0    | _    |        |
| System cycle time        |            | tcyc8         |             | 640  | _    |        |
| Write L pulse width      | WR         | tCCLW         |             | 360  | _    |        |
| Write H pulse width      | VVK        | tcchw         |             | 280  | _    |        |
| Read L pulse width       | RD         | <b>t</b> CCLR |             | 360  | _    | ns     |
| Read H pulse width       | , KD       | <b>t</b> CCHR |             | 280  |      |        |
| Write Data setup time    |            | tDS8          |             | 80   | _    |        |
| Write Address hold time  | D0 to D7   | tDH8          |             | 0    | _    |        |
| Read access time         | ולם 10 וטם | tACC8         | CL = 100 pF | _    | 240  |        |
| Read Output disable time |            | tOH8          | CL = 100 pF | 10   | 200  |        |

<sup>\*1</sup> The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast,  $(t_r + t_f) \le (t_{CYC8} - t_{CCLW} - t_{CCHW})$  for  $(t_r + t_f) \le (t_{CYC8} - t_{CCLR} - t_{CCHR})$  are specified.

<sup>\*2</sup> All timing is specified using 20% and 80% of VDD as the reference.

<sup>\*3</sup> tccLw and tccLR are specified as the overlap between /CS1 being "L" (CS2 = "H") and /WR and /RD being at the "L" level.

#### System Bus Read/Write Characteristics 2 (For the 6800 Series MPU)



Figure 38

Table 27

(VDD = 3.3V, Ta = -30 to 85℃)

| Item                         | Signal   | Symbol        | Condition   | Rat  | ing  | Units  |
|------------------------------|----------|---------------|-------------|------|------|--------|
| item                         | Signal   | Symbol        | Condition   | Min. | Max. | Ullits |
| Address hold time            |          | <b>t</b> AH6  |             | 0    | _    |        |
| Address setup time           | A0       | tAW6          |             | 0    | _    |        |
| System cycle time            |          | tcyc6         |             | 240  | _    |        |
| Enable L pulse width (WRITE) | E        | <b>t</b> EWLW |             | 80   | _    |        |
| Enable H pulse width (WRITE) |          | tEWHW         |             | 80   | _    |        |
| Enable L pulse width (READ)  |          | <b>t</b> EWLR |             | 80   | _    | ns     |
| Enable H pulse width (READ)  |          | <b>t</b> EWHR |             | 140  |      |        |
| WRITE Data setup time        |          | tDS6          |             | 40   | _    |        |
| WRITE Address hold time      | D0 to D7 | tDH6          |             | 0    | _    |        |
| READ access time             | לם 10 טע | tACC6         | CL = 100 pF | _    | 70   |        |
| READ Output disable time     |          | tOH6          | CL = 100 pF | 5    | 50   |        |

Table 28

(VDD = 2.7V, Ta = -30 to 85%)

| Item                         | Signal   | Symbol        | Condition   | Rati |      | Units |
|------------------------------|----------|---------------|-------------|------|------|-------|
| item                         | Signal   | Symbol        | Condition   | Min. | Max. | Units |
| Address hold time            |          | <b>t</b> AH6  |             | 0    | _    |       |
| Address setup time           | A0       | <b>t</b> AW6  |             | 0    | _    |       |
| System cycle time            | Ī        | tcyc6         |             | 400  | _    |       |
| Enable L pulse width (WRITE) |          | <b>t</b> EWLW |             | 220  | _    |       |
| Enable H pulse width (WRITE) | E        | <b>t</b> EWHW |             | 180  | _    |       |
| Enable L pulse width (READ)  |          | <b>t</b> EWLR |             | 220  | _    | ns    |
| Enable H pulse width (READ)  |          | <b>t</b> EWHR |             | 180  | _    |       |
| WRITE Data setup time        |          | tDS6          |             | 40   | _    |       |
| WRITE Address hold time      | D0 to D7 | tDH6          |             | 0    | _    |       |
| READ access time             | 00 10 07 | tACC6         | CL = 100 pF | _    | 140  |       |
| READ Output disable time     |          | tOH6          | CL = 100 pF | 10   | 100  |       |

#### Table 29

| Item                         | Signal   | Symbol        | Condition   | Rati | ing  | Units |
|------------------------------|----------|---------------|-------------|------|------|-------|
| item                         | Signai   | Syllibol      | Condition   | Min. | Max. | Units |
| Address hold time            |          | <b>t</b> AH6  |             | 0    | _    |       |
| Address setup time           | A0       | <b>t</b> AW6  |             | 0    | _    |       |
| System cycle time            |          | tcyc6         |             | 640  | _    |       |
| Enable L pulse width (WRITE) |          | <b>t</b> EWLW |             | 360  | _    |       |
| Enable H pulse width (WRITE) | Е        | tEWHW         |             | 280  | _    |       |
| Enable L pulse width (READ)  |          | <b>t</b> EWLR |             | 360  | _    | ns    |
| Enable H pulse width (READ)  |          | <b>t</b> EWHR |             | 280  | _    |       |
| WRITE Data setup time        |          | tDS6          |             | 80   | _    |       |
| WRITE Address hold time      | D0 to D7 | tDH6          |             | 0    | _    |       |
| READ access time             |          | tACC6         | CL = 100 pF | _    | 240  |       |
| READ Output disable time     |          | tOH6          | CL = 100 pF | 10   | 200  |       |

<sup>\*1</sup> The input signal rise time and fall time (tr, tf) is specified at 15 ns or less. When the system cycle time is extremely fast,  $\label{eq:tr+tf} (\text{tr}+\text{tf}) \leqq (\text{tCYC6}-\text{tEWLW}-\text{tEWHW}) \text{ for } (\text{tr}+\text{tf}) \leqq (\text{tCYC6}-\text{tEWLR}-\text{tEWHR}) \text{ are specified.}$ 

<sup>\*3</sup> tewlw and tewlr are specified as the overlap between  $\overline{\text{CS1}}$  being "L" (CS2 = "H") and E.

#### The Serial Interface



Table 30

(VDD = 3.3V, Ta = -30 to 85%)

|                     | <u>.</u> |                  | , ,,,     | Rating |      |       |
|---------------------|----------|------------------|-----------|--------|------|-------|
| Item                | Signal   | Symbol           | Condition | Min.   | Max. | Units |
| Serial Clock Period |          | tscyc            |           | 50     | _    |       |
| SCL "H" pulse width | SCL      | t <sub>SHW</sub> |           | 25     | _    |       |
| SCL "L" pulse width |          | t <sub>SLW</sub> |           | 25     | _    |       |
| Address setup time  | 40       | t <sub>SAS</sub> |           | 20     | _    |       |
| Address hold time   | A0       | t <sub>SAH</sub> |           | 10     | _    | ns    |
| Data setup time     | SI       | t <sub>SDS</sub> |           | 20     | _    |       |
| Data hold time      | 31       | t <sub>SDH</sub> |           | 10     | _    |       |
| CS-SCL time         | CC       | t <sub>CSS</sub> |           | 20     | _    |       |
| CS-SCL time         | CS       | tcsH             |           | 40     | _    |       |

Table 31

(VDD = 2.7V, Ta = -30 to 85 €)

| Item                | Cianal | Symbol            | Condition | Rating |      | Units  |
|---------------------|--------|-------------------|-----------|--------|------|--------|
| item                | Signal | Syllibol          | Condition | Min.   | Max. | Ullits |
| Serial Clock Period |        | t <sub>SCYC</sub> |           | 100    | _    |        |
| SCL "H" pulse width | SCL    | t <sub>SHW</sub>  |           | 50     | _    |        |
| SCL "L" pulse width |        | t <sub>SLW</sub>  |           | 50     | _    |        |
| Address setup time  | A0     | t <sub>SAS</sub>  |           | 30     | _    |        |
| Address hold time   |        | t <sub>SAH</sub>  |           | 20     | _    | ns     |
| Data setup time     | SI     | t <sub>SDS</sub>  |           | 30     | _    |        |
| Data hold time      | 51     | t <sub>SDH</sub>  |           | 20     | _    |        |
| CS-SCL time         | 00     | t <sub>CSS</sub>  |           | 30     | _    |        |
| CS-SCL time         | CS     | t <sub>CSH</sub>  |           | 60     | _    |        |

Table 32

| Item                | Signal Symbol Co |                   | Condition | Rating |      | Units |
|---------------------|------------------|-------------------|-----------|--------|------|-------|
| item                | Signal           | Symbol            | Condition | Min.   | Max. | Units |
| Serial Clock Period |                  | t <sub>SCYC</sub> |           | 200    | _    |       |
| SCL "H" pulse width | SCL              | t <sub>SHW</sub>  |           | 80     | _    |       |
| SCL "L" pulse width |                  | t <sub>SLW</sub>  |           | 80     | _    |       |
| Address setup time  | A0               | t <sub>SAS</sub>  |           | 60     | _    |       |
| Address hold time   |                  | t <sub>SAH</sub>  |           | 30     | _    | ns    |
| Data setup time     | SI -             | t <sub>SDS</sub>  |           | 60     | _    |       |
| Data hold time      |                  | t <sub>SDH</sub>  |           | 30     | _    |       |
| CS-SCL time         | 00               | t <sub>CSS</sub>  |           | 40     | _    |       |
| CS-SCL time         | CS               | t <sub>CSH</sub>  |           | 100    | _    |       |

 $<sup>^{\</sup>star}1$  The input signal rise and fall time (fr, ff) are specified at 15 ns or less.  $^{\star}2$  All timing is specified using 20% and 80% of VDD as the standard.

#### **Reset Timing**



Table 36

(VDD = 3.3V, Ta = -30 to 85℃)

| Item                  | Signal | Cumala al       | Condition | Rating |      |      | Units  |
|-----------------------|--------|-----------------|-----------|--------|------|------|--------|
| item                  | Signal | Symbol          | Condition | Min.   | Тур. | Max. | Ullits |
| Reset time            | /RES   | t <sub>R</sub>  |           | _      |      | 1.0  | μs     |
| Reset "L" pulse width | /KES   | t <sub>RW</sub> |           | 1.0    | _    | _    | μs     |

Table 37

(VDD = 2.7V, Ta = -30 to 85 %)

| Item                  | Signal | Symbol          | Condition | Rating |      |      | Units  |
|-----------------------|--------|-----------------|-----------|--------|------|------|--------|
| item                  | Signal | Зушьог          | Condition | Min.   | Тур. | Max. | Ullits |
| Reset time            | /RES   | t <sub>R</sub>  |           |        | _    | 2.0  | μs     |
| Reset "L" pulse width | /NES   | t <sub>RW</sub> |           | 2.0    | _    | _    | μs     |

Table 38

| Item                  | Signal | Symbol          | mbol Condition Rating | Rating |      | Units |        |
|-----------------------|--------|-----------------|-----------------------|--------|------|-------|--------|
| item                  | Signal | Syllibol        | Condition             | Min.   | Тур. | Max.  | Ullits |
| Reset time            | /RES   | t <sub>R</sub>  |                       |        | _    | 3.0   | μs     |
| Reset "L" pulse width | /KES   | t <sub>RW</sub> |                       | 3.0    | _    | _     | μs     |

 $<sup>^{*}1</sup>$  All timing is specified with 20% and 80% of VDD as the standard.

## THE MPU INTERFACE (REFERENCE EXAMPLES)

ST7565P can be connected to either 80X86 series MPUs or 68000 series MPU. Moreover, by using the serial interface, it is possible to operate ST7565P with fewer signal pins.

The display area can be extended horizontally by using two ST7565P chips. Two chip select signals can be used to select the individual ICs to access.

#### (1) 8080 Series MPUs



Figure 42-1

#### (2) 6800 Series MPUs



Figure 42-2

#### (3) Using the Serial Interface



Figure 42-3

# CONNECTIONS BETWEEN LCD DRIVERS (REFERENCE EXAMPLE)

The display area of LCD panel can be extended horizontally by using two ST7565P chips. Use a same equipment type.

(1) ST7565P (master)  $\rightarrow$  ST7565P (slave)



### (2) Single-chip Structure





## **Change Notes**

| 2004.05.05 Ver 1.2a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |           |                                                                                           |         |                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-------------------------------------------------------------------------------------------|---------|-------------------------|
| 2004.05.31         Ver 1.4         ● Add I/O pin ITO resistor limitation.           2004.06.24         Ver 1.5         ● Modify Page 2 PAD Diagram.           2004.07.14         Ver 1.6         ● Modify Page 19 V1-V4 voltage setting with different bias set command.           2004.07.14         Ver 1.6         ● Modify Page 19 V1-V4 voltage setting with different bias set command.           2005.09.22         Ver 1.7         ● Modify Page 19 V1-V4 voltage setting with different bias set command.           2005.09.22         Ver 1.7         ● Modify Page 2 information: Page 28;           Modify Ta of DC Characteristics and Reset Timing;         ● Remove redundant Page 28;           Modify reference voltage to Vss (Page 58, 59).           Modify reference voltage to Vss (Page 58, 59).           Modify the description of DC characteristics.           Modify function description.           Redraw figures.         Redraw figures.           Redraw figures.         Redraw figures.           2006/03/10         Ver 1.9         Fix Ver 1.8: Booster Circuit mistake (Booster X6, Page 32).           2007/11/06         Ver 1.9a         Modify Page 2 information: PAD 115, 290 and alignment mark of PAD DIAGRAM.           (Page 2).         Modify Ver 1.9c mistake: alignment mark coordinate.           4 Modify Some description for easy understanding.           Modify Some description in Absolute M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |           |                                                                                           |         |                         |
| 2004.06.24         Ver 1.5         ■ Modify Page 2 PAD Diagram.           2004.07.14         Ver 1.6         ■ Modify Page 19 V1-V4 voltage setting with different bias set command.           2005.09.22         Ver 1.7         ■ Modify Feature Description; Modify operating temperature; Modify PIN Name: PAD 80~85 to TEST0~5;           2005.09.22         Ver 1.7         ■ Modify Absolute Maximum Ratings; Modify Ta of DC Characteristics and Reset Timing; Remove redundant Page 28; Modify reference voltage to Vss (Page 58, 59).           2006.02.13         ■ Modify the description of DC characteristics.           4         Modify function description.           5         Redraw figures.           6         Redraw figures.           7         Redraw figures.           8         Redraw figures.           9         Redraw figures.           9         Redraw figures.           1         Redraw figures. <td>2004.05.18</td> <td>Ver 1.3</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2004.05.18 | Ver 1.3   |                                                                                           |         |                         |
| 2004.07.14 Ver 1.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2004.05.31 |           | Add I/O pin ITO resistor limitation.                                                      |         |                         |
| Modify Feature Description;   Modify operating temperature;   Modify operating temperature;   Modify Plan Name: PAD 80~85 to TEST0~5;   Modify Absolute Maximum Ratings;   Modify Ta of DC Characteristics and Reset Timing;   Remove redundant Page 28;   Modify the description of DC characteristics.   Modify function description.   Redraw figures.   Redraw figures.   Redraw the PAD DIAGRAM.   Highlight the HPM (High Power Mode) description.   Put emphasis on the power OFF procedure (Page 56-57).   Put emphasis on the power OFF procedure (Page 56-57).   Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM.   Page 2).   Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM.   Page 2).   Modify Page 2 information: PAD 115, 290 and alignment mark drawing.   Modify Some description for easy understanding.   Modify Some description in Absolute Maximum Ratings.   Modify description in Absolute Maximum Ratings.   Remove Static Indicator function and command.   Reserved FRS pin function.   Reserved FRS pin function.   Page 2 (PAD 115, 290.   PAD 115, 290.   PAD | 2004.06.24 | Ver 1.5   | <ul> <li>Modify Page 2 PAD Diagram.</li> </ul>                                            |         |                         |
| Modify operating temperature;     Modify PIN Name: PAD 80~85 to TEST0~5;     Modify PIN Name: PAD 80~85 to TEST0~5;     Modify Ta of DC Characteristics and Reset Timing;     Remove redundant Page 28;     Modify teference voltage to Vss (Page 58, 59).    Modify the description of DC characteristics.   Modify function description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2004.07.14 | Ver 1.6   | <ul> <li>Modify Page 19 V1~V4 voltage setting with different bias set command.</li> </ul> |         |                         |
| Ver 1.7  Modify PIN Name: PAD 80~85 to TEST0~5; Modify Absolute Maximum Ratings; Modify Ta of DC Characteristics and Reset Timing; Remove redundant Page 28; Modify reference voltage to Vss (Page 58, 59).  Modify the description of DC characteristics. Modify function description. Redraw figures. Redraw the PAD DIAGRAM. Highlight the HPM (High Power Mode) description. Put emphasis on the power OFF procedure (Page 56-57).  2006/03/10 Ver 1.9  Ver 1.9a  Wer 1.9b  Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).  Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify Some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate. Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings. Modify description in Absolute Maximum Ratings. Remove Static Indicator function and command. Reserved FRS pin function.  Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1  Modify Page 2 information: bump size of PAD 115, 290.  Modify Page 2 information: bump size of PAD 115, 290.  Modify Page 2 information: bump size of PAD 115, 290.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |           | Modify Feature Description;                                                               |         |                         |
| Ver 1.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |           | <ul> <li>Modify operating temperature;</li> </ul>                                         |         |                         |
| Modify Ta of DC Characteristics and Reset Timing; Remove redundant Page 28; Modify reference voltage to Vss (Page 58, 59).  Modify the description of DC characteristics. Modify function description. Redraw figures. Redraw figures. Redraw the PAD DIAGRAM. Highlight the HPM (High Power Mode) description. Put emphasis on the power OFF procedure (Page 56-57). Fix Ver. 1.8: Booster Circuit mistake (Booster X6, Page 32).  Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).  Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.  Modify Ver 1.9c Modify Ver 1.9c mistake: alignment mark coordinate. Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings.  Remove Static Indicator function and command. Reserved FRS pin function. Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1 Modify Page 2 information: bump size of PAD 115, 290. Modify page 2 information: bump size of PAD 115, 290.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |            |           | <ul> <li>Modify PIN Name: PAD 80~85 to TEST0~5;</li> </ul>                                |         |                         |
| Remove redundant Page 28; Modify reference voltage to Vss (Page 58, 59).  Modify the description of DC characteristics. Modify function description. Redraw figures. Redraw the PAD DIAGRAM. Highlight the HPM (High Power Mode) description. Put emphasis on the power OFF procedure (Page 56-57). Fix Ver 1.9a  Wer 1.9a  Wer 1.9a  Wodify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).  Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.  Modify Ver 1.9c in Absolute Maximum Ratings. Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command. Reserved FRS pin function.  Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  Modify Page 2 information: bump size of PAD 115, 290.  Modify description in bump size of PAD 115, 290.  Modify description. Update timing figures and naming.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2005.09.22 | Ver 1.7   | <ul> <li>Modify Absolute Maximum Ratings;</li> </ul>                                      |         |                         |
| <ul> <li>Modify reference voltage to Vss (Page 58, 59).</li> <li>Modify the description of DC characteristics. Modify function description.</li> <li>Redraw figures. Redraw the PAD DIAGRAM. Highlight the HPM (High Power Mode) description.</li> <li>Put emphasis on the power OFF procedure (Page 56-57).</li> <li>2006/03/10 Ver 1.9 Fix Ver. 1.8: Booster Circuit mistake (Booster X6, Page 32).</li> <li>Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).</li> <li>Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify Page 2 information for easy understanding.</li> <li>Modify Ver 1.9c Modify Page 2 information mark drawing at Ingian mark drawing. Modify description in Absolute Maximum Ratings.</li> <li>Remove Static Indicator function and command.</li> <li>Reserved FRS pin function.</li> <li>Truncated Alignment mark coordinate.</li> <li>Rewrite some description.</li> <li>Update timing figures and naming.</li> <li>Modify Page 2 information: bump size of PAD 115, 290.</li> <li>Modify Page 2 information: bump size of PAD 115, 290.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |            |           | <ul> <li>Modify Ta of DC Characteristics and Reset Timing;</li> </ul>                     |         |                         |
| Modify the description of DC characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |           | Remove redundant Page 28;                                                                 |         |                         |
| Modify the description of DC characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |           | <ul> <li>Modify reference voltage to Vss (Page 58, 59).</li> </ul>                        |         |                         |
| Per 1.8 Redraw figures. Redraw the PAD DIAGRAM. Highlight the HPM (High Power Mode) description. Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Fix Ver 1.8: Booster Circuit mistake (Booster X6, Page 32).  Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).  Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate. Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings. Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command. Reserved FRS pin function. Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1  Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |           |                                                                                           |         |                         |
| Redraw the PAD DIAGRAM. Highlight the HPM (High Power Mode) description. Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Fix Ver. 1.8: Booster Circuit mistake (Booster X6, Page 32).  Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).  Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate. Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings. Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command. Reserved FRS pin function.  Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1 Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            | Ver 1.8   | Modify function description.                                                              |         |                         |
| <ul> <li>Redraw the PAD DIAGRAM.</li> <li>Highlight the HPM (High Power Mode) description.</li> <li>Put emphasis on the power OFF procedure (Page 56-57).</li> <li>2006/03/10 Ver 1.9</li> <li>Fix Ver. 1.8: Booster Circuit mistake (Booster X6, Page 32).</li> <li>Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).</li> <li>Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.</li> <li>Modify Ver 1.9c mistake: alignment mark coordinate.</li> <li>Add V<sub>IN</sub> and V<sub>O</sub> in Absolute Maximum Ratings.</li> <li>Modify description in Absolute Maximum Ratings.</li> <li>Remove Static Indicator function and command.</li> <li>Reserved FRS pin function.</li> <li>Truncated Alignment mark coordinate.</li> <li>Rewrite some description.</li> <li>Update timing figures and naming.</li> <li>2008/07/15 Ver 2.1</li> <li>Modify Page 2 information: bump size of PAD 115, 290.</li> <li>Modify mistake of Status Read.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2006 02 12 |           | Redraw figures.                                                                           |         |                         |
| Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Put emphasis on the power OFF procedure (Page 56-57).  Fix Ver. 1.8: Booster Circuit mistake (Booster X6, Page 32).  Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).  Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate.  Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings.  Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command.  Reserved FRS pin function.  Truncated Alignment mark coordinate.  Rewrite some description.  Update timing figures and naming.  2008/07/15 Ver 2.1  Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2000.02.13 |           | vei i.o                                                                                   | ver i.o | Redraw the PAD DIAGRAM. |
| 2006/03/10 Ver 1.9 Fix Ver. 1.8: Booster Circuit mistake (Booster X6, Page 32).  2007/11/06 Ver 1.9a Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).  2008/02/19 Ver 1.9b Modify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate.  Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings.  Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command.  Reserved FRS pin function.  Truncated Alignment mark coordinate.  Rewrite some description.  Update timing figures and naming.  2008/07/15 Ver 2.1 Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |           | <ul> <li>Highlight the HPM (High Power Mode) description.</li> </ul>                      |         |                         |
| 2007/11/06Ver 1.9aModify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM. (Page 2).2008/02/19Ver 1.9bModify Page 2 information: PAD 115, 290 and alignment mark drawing. Modify some description for easy understanding.2008/03/14Ver 1.9cModify Ver 1.9c mistake: alignment mark coordinate. Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings. Modify description in Absolute Maximum Ratings.2008/04/10Remove Static Indicator function and command. Reserved FRS pin function. Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.2008/07/15Ver 2.1Modify Page 2 information: bump size of PAD 115, 290.2009/02/23Ver 2.1aModify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |            |           | <ul> <li>Put emphasis on the power OFF procedure (Page 56-57).</li> </ul>                 |         |                         |
| Ver 1.9b   Wodify Page 2 information: PAD 115, 290 and alignment mark drawing.   Modify some description for easy understanding.   Modify Ver 1.9c mistake: alignment mark coordinate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2006/03/10 | Ver 1.9   |                                                                                           |         |                         |
| Ver 1.9b  Modify Page 2 information: PAD 115, 290 and alignment mark drawing.  Modify some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate.  Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings.  Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command.  Reserved FRS pin function.  Truncated Alignment mark coordinate.  Rewrite some description.  Update timing figures and naming.  2008/07/15 Ver 2.1  Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2007/11/06 | Vor 1 00  | <ul> <li>Modify PAD pitch between COM[40] and alignment mark of PAD DIAGRAM.</li> </ul>   |         |                         |
| Modify some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate.  Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings.  Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command. Reserved FRS pin function.  Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1  Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2007/11/00 | vei i.sa  |                                                                                           |         |                         |
| Modify some description for easy understanding.  Modify Ver 1.9c mistake: alignment mark coordinate.  Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings.  Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command.  Reserved FRS pin function.  Truncated Alignment mark coordinate.  Rewrite some description.  Update timing figures and naming.  2008/07/15 Ver 2.1  Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2008/02/10 | Vor 1 0h  | <ul> <li>Modify Page 2 information: PAD 115, 290 and alignment mark drawing.</li> </ul>   |         |                         |
| 2008/03/14 Ver 1.9c  Add V <sub>IN</sub> and V <sub>O</sub> in Absolute Maximum Ratings.  Modify description in Absolute Maximum Ratings.  Remove Static Indicator function and command. Reserved FRS pin function.  Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1  Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2000/02/19 | V GI 1.30 |                                                                                           |         |                         |
| <ul> <li>Modify description in Absolute Maximum Ratings.</li> <li>Remove Static Indicator function and command.</li> <li>Reserved FRS pin function.</li> <li>Truncated Alignment mark coordinate.</li> <li>Rewrite some description.</li> <li>Update timing figures and naming.</li> <li>Wer 2.1</li> <li>Modify Page 2 information: bump size of PAD 115, 290.</li> <li>Modify mistake of Status Read.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            |           | <ul> <li>Modify Ver 1.9c mistake: alignment mark coordinate.</li> </ul>                   |         |                         |
| Remove Static Indicator function and command.  Reserved FRS pin function.  Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  Ver 2.1 Modify Page 2 information: bump size of PAD 115, 290.  Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2008/03/14 | Ver 1.9c  |                                                                                           |         |                         |
| <ul> <li>Reserved FRS pin function.</li> <li>Ver 2.0</li> <li>Rewrite some description.</li> <li>Update timing figures and naming.</li> <li>Ver 2.1</li> <li>Modify Page 2 information: bump size of PAD 115, 290.</li> <li>Modify mistake of Status Read.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |            |           | <ul> <li>Modify description in Absolute Maximum Ratings.</li> </ul>                       |         |                         |
| 2008/04/10 Ver 2.0 Truncated Alignment mark coordinate. Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1 Modify Page 2 information: bump size of PAD 115, 290.  2009/02/23 Ver 2.1a Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |            |           |                                                                                           |         |                         |
| Rewrite some description. Update timing figures and naming.  2008/07/15 Ver 2.1 • Modify Page 2 information: bump size of PAD 115, 290.  2009/02/23 Ver 2.1a • Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            |           |                                                                                           |         |                         |
| Update timing figures and naming.  2008/07/15 Ver 2.1 ● Modify Page 2 information: bump size of PAD 115, 290.  2009/02/23 Ver 2.1a ● Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2008/04/10 | Ver 2.0   |                                                                                           |         |                         |
| 2008/07/15 Ver 2.1 ● Modify Page 2 information: bump size of PAD 115, 290. 2009/02/23 Ver 2.1a ● Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            |           |                                                                                           |         |                         |
| 2009/02/23 Ver 2.1a ● Modify mistake of Status Read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |           |                                                                                           |         |                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2008/07/15 |           |                                                                                           |         |                         |
| 2000/00/14 Vor 2.1b Modify the mistake of The Poset Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2009/02/23 | Ver 2.1a  | ,                                                                                         |         |                         |
| 2003/03/14   Vel 2.10   Viloully the inistake of the Keset Circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2009/09/14 | Ver 2.1b  | Modify the mistake of The Reset Circuit.                                                  |         |                         |