# **Nios II Performance Benchmarks**

2016.06.24

DS-N28162004





### **Performance Benchmarks Overview**

This datasheet lists the performance and logic element (LE) usage for a typical implementation of a Nios<sup>®</sup> II soft processor and peripherals. Nios II processors are configurable and designed for implementation in Altera<sup>®</sup> FPGAs. The following Nios II processors cores were used for these benchmarks:<sup>(1)</sup>

- Nios II/f—The Nios II/f "fast" processor is designed for high performance and has the most configuration options, some of which are unavailable in the Nios II/e processor.
- Nios II/e—The Nios II/e "economy" processor is designed for the smallest possible logic size while still providing adequate performance.

The default options for the Nios II processor were chosen for these benchmarks, unless specified otherwise.

**Note:** Results may vary slightly depending on the version of the Quartus<sup>®</sup> Prime software, the version of the Nios II processor, compiler version, target device and the configuration of the processor. Also, any changes to the system logic design might change the performance and LE usage. All results are generated from designs built using the Qsys tool.

The Dhrystone MIPS (DMIPS) reports were obtained using the Dhrystone 2.1 benchmark. You can download the Dhrystone 2.1 benchmark software with the **Fast Nios II Hardware Design Example** on the Altera website. For more information about the Dhrystone 2.1 benchmark software and the Fast design example, refer to the **readme.txt** file which is included in the design example page.

The CoreMark software can be registered and downloaded at www.eembc.org.

**Note:** The Nios II Classic and Nios II benchmark data are very similar. The Nios II processor was used to create the systems which gave the data values reported in this document. Please refer to the older versions of this document for values associated with the Classic cores.

The resource utilization results were generated using moderate Analysis, Synthesis and Fitter settings in the Quartus Prime software. These results represent typical results.

ISO 9001:2008 Registered



<sup>(1)</sup> The Nios II/s core is only available with the Nios II Classic soft processor.

<sup>© 2016</sup> Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, ENPIRION, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at <a href="https://www.altera.com/common/legal.html">www.altera.com/common/legal.html</a>. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

**Table 1: System Configuration for Nios II Performance Benchmarks** 

| Benchmark               | Nios II<br>Processor    | l-Cache   | D-Cache   | Other options                                       | Peripherals                                                                                                                                                                            |
|-------------------------|-------------------------|-----------|-----------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f <sub>max</sub>        | Nios II/f               | 4 Kbytes  | 2 Kbytes  | JTAG debug module (default)     Hardware multiplier | <ul> <li>64 Kbytes On-chip RAM</li> <li>Avalon Memory-Mapped pipeline Bridge</li> <li>JTAG UART</li> <li>Timer</li> </ul>                                                              |
| ·max                    | Nios II/e               | None      | None      | JTAG debug module<br>(default)                      | <ul> <li>64 Kbytes On-chip RAM</li> <li>Avalon Memory-Mapped pipeline Bridge</li> <li>JTAG UART</li> <li>Timer</li> </ul>                                                              |
|                         | Nios II/f               | 4 Kbytes  | 2 Kbytes  | JTAG debug module (default)     Hardware multiplier | <ul> <li>64 Kbytes On-chip RAM</li> <li>Avalon Memory-Mapped pipeline Bridge</li> <li>JTAG UART</li> <li>Timer</li> <li>Avalon UART</li> <li>SDRAM controller<sup>(3)</sup></li> </ul> |
| Logic size              | Nios II/e               | None      | None      | JTAG debug module<br>(default)                      | <ul> <li>64 Kbytes On-chip RAM</li> <li>Avalon Memory-Mapped pipeline Bridge</li> <li>JTAG UART</li> <li>Timer</li> <li>Avalon UART</li> <li>SDRAM controller<sup>(3)</sup></li> </ul> |
| DMIPS                   | Nios II/f at<br>100 MHz | 4 Kbytes  | 2 Kbytes  | JTAG debug module (default)     Hardware multiplier | <ul><li>128 Kbytes On-chip RAM</li><li>JTAG UART</li><li>Timer</li></ul>                                                                                                               |
| CoreMark <sup>(2)</sup> | Nios II/f at<br>100 MHz | 32 Kbytes | 32 Kbytes | JTAG debug module (default)     Hardware multiplier | <ul><li>128 Kbytes On-chip RAM</li><li>JTAG UART</li><li>Timer</li></ul>                                                                                                               |

#### **Related Information**

- Fast Nios II Hardware Design Example
- CoreMark Software Download

Send Feedback

<sup>(2)</sup> This benchmark is compiled with the gcc -o3 switch for optimised performance.

<sup>(3)</sup> The RAM controller for this device is based on DDR3 SDRAM Controller with UniPHY.

## **Nios II Performance Benchmarks**

Table 2: f<sub>max</sub> for Nios II Processor System (MHz)

| Device Family | Device used      | Nios II/f          | Nios II/e          |  |
|---------------|------------------|--------------------|--------------------|--|
| Stratix IV    | EP4S100G5H40I1   | 240 <sup>(4)</sup> | 270(4)             |  |
| Stratix V     | 5SGXEA7N2F45C1   | 350 <sup>(4)</sup> | 420 <sup>(4)</sup> |  |
| Cyclone IV    | EP4CGX30CF19C6   | 150 <sup>(4)</sup> | 170 <sup>(4)</sup> |  |
| Cyclone V     | 5CGXFC7D6F31C6   | 170(4)             | 200(4)             |  |
| Arria V GZ    | 5AGZME7K2F40C3   | 280 <sup>(4)</sup> | 360 <sup>(4)</sup> |  |
| Arria V       | 5AGXFB5K4F40I3   | 200 <sup>(4)</sup> | 260 <sup>(4)</sup> |  |
| Arria 10      | 10AX115U3F45I2LG | 280(4)             | 330(4)             |  |
| MAX 10        | 10M50DAF484C6GES | 150 <sup>(4)</sup> | 170 <sup>(4)</sup> |  |

**Table 3: Typical Logic Size for Nios II Processor Cores and Peripherals** 

| Processor<br>Core /<br>Peripheral  | Stratix IV<br>(ALUTs) | Stratix V<br>(ALMs) | Cyclone<br>IV GX<br>(ALUTs) | Cyclone<br>V (ALMs) | Arria V GZ<br>(ALMs) | Arria V<br>(ALMs) | Arria 10<br>(ALMs) | MAX 10 (LE) |
|------------------------------------|-----------------------|---------------------|-----------------------------|---------------------|----------------------|-------------------|--------------------|-------------|
| Nios II/f                          | 1137                  | 731                 | 2266                        | 846                 | 743                  | 865               | 847                | 2292        |
| Nios II/e                          | 527                   | 292                 | 770                         | 307                 | 293                  | 304               | 289                | 799         |
| Nios II<br>JTAG<br>debug<br>module | 167                   | 129                 | 352                         | 126                 | 124                  | 126               | 116                | 370         |
| Avalon<br>UART                     | 95                    | 62                  | 142                         | 57                  | 57                   | 57                | 57                 | 142         |
| JTAG<br>UART                       | 112                   | 57                  | 159                         | 58                  | 57                   | 58                | 60                 | 157         |
| SDRAM<br>Controller                | 3809                  | 2661                | 432                         | 2466                | 2644                 | 2461              | 184                | 4630        |
| Timer                              | 92                    | 68                  | 138                         | 56                  | 56                   | 56                | 58                 | 139         |

Send Feedback

<sup>(4)</sup> Results were generated using push button Analysis, Synthesis and Fitter settings in Quartus Prime.

#### **Table 4: Nios II Processor Architecture Performance**

| Performance Metric | Nios II/f | Nios II/e |  |
|--------------------|-----------|-----------|--|
| DMIPS/MHz Ratio    | 0.9       | 0.1       |  |
| CoreMark           | 193.3     | 16.8      |  |

#### **Related Information**

- AN-440: Accelerating Nios II Networking Applications
  For more information about the Nios II networking applications performance.
- Nios II Custom Instruction User Guide
  For more information about the Nios II floating-point custom instruction performance.
- Exception Handling
  For more information about the Nios II interrupt latency performance, refer to the "Exception Handling" chapter of the *Nios II Software Developer's Handbook*.
- AN730: Nios II Processor Booting Methods in MAX 10 FPGA Devices For more information about the Nios II boot process and benchmarking.

# **Document Revision History**

| Data          | Version    | Changes                                                                                  |
|---------------|------------|------------------------------------------------------------------------------------------|
| June 2016     | 2016.06.24 | <ul><li>Updated for 16.0 release</li><li>Added Cylcone IV results</li></ul>              |
| December 2015 | 2015.12.16 | <ul> <li>Updated for 15.1 release</li> <li>Arria10 and CoreMark results added</li> </ul> |

Altera Corporation Nios II Performance Benchmarks

