

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0230892 A1 Poelma et al.

### Jul. 20, 2023 (43) Pub. Date:

### (54) CHIP-SCALE PACKAGE

Applicant: **NEXPERIA B.V.**, Nijmegen (NL)

Inventors: Regnerus Hermannus Poelma,

Nijmegen (NL); Hartmut Bünning, Nijmegen (NL); Stefan Berglund, Nijmegen (NL); Hans-Juergen Funke, Nijmegen (NL); Johannes Josinus Kuipers, Nijmegen (NL); Joep Stokkermans, Nijmegen (NL); Wolfgang Schnitt, Nijmegen (NL)

(73) Assignee: **NEXPERIA B.V.**, Nijmegen (NL)

(21)Appl. No.: 18/155,148

(22)Filed: Jan. 17, 2023

#### (30)Foreign Application Priority Data

| Jan. | 14, | 2022 | (EP) | <br>22151541.4 |
|------|-----|------|------|----------------|
| Dec. | 14, | 2022 | (EP) | <br>22213451.2 |

### **Publication Classification**

(51) Int. Cl. H01L 23/31 (2006.01)H01L 21/78 (2006.01)H01L 21/56 (2006.01)H01L 23/29 (2006.01)H01L 23/00 (2006.01)

(52) U.S. Cl.

CPC ..... H01L 23/3185 (2013.01); H01L 23/3171 (2013.01); H01L 21/78 (2013.01); H01L 21/561 (2013.01); H01L 21/568 (2013.01); H01L 23/291 (2013.01); H01L 24/32 (2013.01); H01L 24/29 (2013.01); H01L 24/05 (2013.01); H01L 24/06 (2013.01); H01L 2224/05567 (2013.01); H01L 2224/05553 (2013.01); H01L 2224/05666 (2013.01); H01L 2224/05655 (2013.01); H01L 2224/05672  $(2013.01); \, H01L \,\, 2224/05639 \,\, (2013.01); \, H01L$ 2224/05644 (2013.01); H01L 2224/05624 (2013.01); H01L 2224/05617 (2013.01); H01L 2924/01033 (2013.01); H01L 2224/06181 (2013.01); H01L 2224/0603 (2013.01); H01L 2224/0219 (2013.01); H01L 2924/05432 (2013.01); H01L 2924/05341 (2013.01); H01L 2924/0132 (2013.01); H01L 2924/0133 (2013.01); H01L 2924/0134 (2013.01); H01L 2924/13091 (2013.01); H01L 2924/12036 (2013.01); H01L 2924/12032 (2013.01); H01L 2924/12035 (2013.01); H01L 2924/1305 (2013.01); H01L 2224/29139 (2013.01); H01L 2224/32227 (2013.01)

#### (57)ABSTRACT

A semiconductor device such as a chip-scale package is provided. Aspects of the present disclosure further relate to a method for manufacturing such a device. According to an aspect of the present disclosure, a semiconductor device is provided that includes a conformal coating arranged on its sidewalls and on the perimeter part of the semiconductor die of the semiconductor device. To prevent the conformal coating from covering unwanted areas, such as electrical terminals, a sacrificial layer is arranged prior to arranging the conformal coating. By removing the sacrificial layer, the conformal coating can be removed locally. The conformal coating covers the perimeter part of the semiconductor die by the semiconductor device, in which part a remainder of a sawing line or dicing street is provided.

## 20A

