

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2023/0230929 A1

Jul. 20, 2023 (43) **Pub. Date:** 

### (54) PACKAGING PROCESS FOR EMBEDDED **CHIPS**

- (71) Applicants: CHIA-MING LI, New Taipei City (TW); Guangdong ZECHENG Technology Co., LTD, Zhuhai (CN)
- Inventor: CHIA-MING LI, New Taipei City (TW)
- Appl. No.: 17/716,184 (21)
- Filed: (22)Apr. 8, 2022
- (30)Foreign Application Priority Data

Jan. 20, 2022 (TW) ...... 111102463

#### **Publication Classification**

(51) Int. Cl. H01L 23/538 (2006.01)H05K 3/38 (2006.01)H05K 3/46 (2006.01)H05K 1/11 (2006.01)

### (52) U.S. Cl.

CPC ....... H01L 23/5389 (2013.01); H05K 3/384 (2013.01); H05K 3/4652 (2013.01); H05K 1/115 (2013.01); H05K 2201/0355 (2013.01); H05K 2201/10674 (2013.01)

#### (57)**ABSTRACT**

A packaging process for embedded chips includes: (1) mounting at least one IC chip on a circuit substrate, the IC chip having at least one exposed pin; (2) attaching a selfadhesive copper foil film to the surface of the circuit substrate, wherein the self-adhesive copper foil film has a copper foil layer and a B-stage insulating adhesive layer, the copper foil layer has at least one to-be-opened copper foil area corresponding to the pin, the insulating adhesive layer is applied on the copper foil layer, has no glass fiber, covers the IC chip, and has at least one to-be-opened insulating adhesive area corresponding to the pin, and the pin is in contact with the insulating adhesive layer but not with the copper foil layer; (3) removing the to-be-opened copper foil area; (4) removing the to-be-opened insulating adhesive area with an etching solution; and (5) curing the insulating adhesive layer completely.

