

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2023/0231046 A1

Jul. 20, 2023 (43) **Pub. Date:** 

#### (54) APPARATUS AND CIRCUITS WITH DUAL POLARIZATION TRANSISTORS AND METHODS OF FABRICATING THE SAME

(71) Applicant: Taiwan Semiconductor Manufacturing Co., Ltd., Hsinchu City

(72) Inventor: Chan-Hong Chern, Palo Alto, CA (US)

Appl. No.: 18/124,490

(22) Filed: Mar. 21, 2023

### Related U.S. Application Data

- (63) Continuation of application No. 17/222,909, filed on Apr. 5, 2021, now Pat. No. 11,631,760, which is a continuation of application No. 16/576,554, filed on Sep. 19, 2019, now Pat. No. 10,971,616.
- Provisional application No. 62/753,500, filed on Oct. 31, 2018.

#### **Publication Classification**

(51) Int. Cl. H01L 29/778 (2006.01)H03K 17/567 (2006.01) H01L 27/07 (2006.01)(2006.01)H01L 29/66

(52) U.S. Cl.

CPC ...... H01L 29/7787 (2013.01); H03K 17/567 (2013.01); H01L 27/0727 (2013.01); H01L 29/66462 (2013.01)

#### (57)ABSTRACT

Apparatus and circuits with dual polarization transistors and methods of fabricating the same are disclosed. In one example, a semiconductor structure is disclosed. The semiconductor structure includes: a substrate; an active layer that is formed over the substrate and comprises a first active portion having a first thickness and a second active portion having a second thickness; a first transistor comprising a first source region, a first drain region, and a first gate structure formed over the first active portion and between the first source region and the first drain region; and a second transistor comprising a second source region, a second drain region, and a second gate structure formed over the second active portion and between the second source region and the second drain region, wherein the first thickness is different from the second thickness.

