

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0231569 A1 SAARI et al.

Jul. 20, 2023 (43) **Pub. Date:** 

- (54) ELIMINATION OF PROBABILITY OF BIT ERRORS IN SUCCESSIVE APPROXIMATION REGISTER (SAR) ANALOG-TO-DIGITAL **CONVERTER (ADC) LOGIC**
- (71) Applicant: Analog Devices International Unlimited Company, Limerick (IE)
- (72)Inventors: Daniel H. SAARI, Gloucester (CA); Lewis F. LAHR, Dover, MA (US)
- (73)Assignee: Analog Devices International Unlimited Company, Limerick (IE)
- (21) Appl. No.: 17/578,253
- Filed: Jan. 18, 2022 (22)

## **Publication Classification**

(51) Int. Cl. (2006.01)H03M 1/46

(52) U.S. Cl. CPC ...... *H03M 1/466* (2013.01)

## (57)ABSTRACT

Systems and methods related to successive approximation register (SAR) analog-to-digital converters (ADCs) are provided. A method for performing successive approximation registers (SAR) analog-to-digital conversion includes comparing, using a comparator, a first digital-to-analog (DAC) output voltage to a sampled analog input voltage to generate a comparison result including a first positive output and a first negative output; and gating, using gating logic circuitry, at least one of the first positive output or the first negative output of the comparator to next logic circuitry, the gating based at least in part on a digital feedback comprising information associated with at least one of an opposite polarity of the first positive output or an opposite polarity of the first negative output.

100~

