

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0232624 A1 IWAI et al.

Jul. 20, 2023 (43) **Pub. Date:** 

- (54) THREE-DIMENSIONAL MEMORY DEVICE CONTAINING SELF-ALIGNED ISOLATION STRIPS AND METHODS FOR FORMING THE SAME
- (71) Applicant: SANDISK TECHNOLOGIES LLC, ADDISON, TX (US)
- (72) Inventors: Takaaki IWAI, Yokkaichi (JP); Takashi INOMATA, Yokkaichi (JP); Takavuki MAEKURA, Yokkaichi (JP)
- (21) Appl. No.: 17/577,533
- (22) Filed: Jan. 18, 2022

## **Publication Classification**

(51) **Int. Cl.** H01L 27/11582 (2006.01)(2006.01)H01L 25/065 H01L 25/18 (2006.01)H01L 23/00 (2006.01)H01L 23/535 (2006.01)H01L 27/11524 (2006.01)H01L 27/11556 (2006.01)H01L 27/1157 (2006.01)H01L 27/1159 (2006.01)H01L 27/11597 (2006.01)H01L 27/24 (2006.01)H01L 25/00 (2006.01) CPC .... H01L 27/11582 (2013.01); H01L 25/0657 (2013.01); H01L 25/18 (2013.01); H01L 24/08 (2013.01); H01L 23/535 (2013.01); H01L 27/11524 (2013.01); H01L 27/11556 (2013.01); H01L 27/1157 (2013.01); H01L 27/1159 (2013.01); H01L 27/11597 (2013.01); H01L 27/249 (2013.01); H01L 27/2454 (2013.01); H01L 24/80 (2013.01); H01L 25/50 (2013.01); H01L 2224/08145 (2013.01); H01L 2224/80895 (2013.01); H01L 2224/80896 (2013.01); H01L 2924/1431 (2013.01); H01L 2924/1441 (2013.01); H01L 2924/1444

(2013.01); H01L 2924/14511 (2013.01)

## (57)ABSTRACT

(52)

U.S. Cl.

A semiconductor structure includes an alternating stack of insulating layers and composite layers. Each of the composite layers includes a plurality of electrically conductive word line strips laterally extending along a first horizontal direction and a plurality of dielectric isolation strips laterally extending along the first horizontal direction and interlaced with the plurality of electrically conductive word line strips. Rows of memory openings are arranged along the first horizontal direction. Each row of memory openings vertically extends through each insulating layer within the alternating stack and one electrically conductive strip for each of the composite layers. Rows of memory opening fill structures are located within the rows of memory openings. Each of the memory opening fill structures includes a respective vertical stack of memory elements and a respective vertical semiconductor channel.

| 300 | 100                                          |
|-----|----------------------------------------------|
|     |                                              |
|     | 70(32)                                       |
|     | 42                                           |
|     | 42<br>32<br>42<br>32<br>42<br>42             |
|     | 32                                           |
|     | 3 <u>2</u>                                   |
|     | 42                                           |
|     | 3 <u>2</u><br>4 <u>2</u><br>3 <u>2</u><br>42 |
|     | 32<br>42                                     |
|     |                                              |
|     | 42<br>32<br>42                               |
|     |                                              |
|     | 32                                           |
|     | <u>42</u><br><u>32</u>                       |
|     | 10                                           |
|     | 10                                           |
|     | 9                                            |
|     |                                              |