

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0230925 A1 Greco et al.

### Jul. 20, 2023 (43) **Pub. Date:**

#### (54) FACE-TO-FACE DIES WITH A VOID FOR ENHANCED INDUCTOR PERFORMANCE

(71) Applicant: NVIDIA Corporation, Santa Clara, CA

Inventors: Joseph Greco, San Jose, CA (US); Joseph Minacapelli, Sunnyvale, IL

(21) Appl. No.: 18/190,747

(22) Filed: Mar. 27, 2023

### Related U.S. Application Data

(63) Continuation of application No. 16/751,037, filed on Jan. 23, 2020, now Pat. No. 11,616,023.

#### **Publication Classification**

(51) Int. Cl. H01L 23/538 (2006.01)H01L 25/065 (2006.01)H01L 23/00 (2006.01) (52) U.S. Cl.

CPC ..... *H01L 23/5384* (2013.01); *H01L 25/0655* (2013.01); H01L 23/5385 (2013.01); H01L **24/14** (2013.01); **H01L 28/10** (2013.01)

#### (57)**ABSTRACT**

In accordance with the disclosure, an inductor may be formed over a semiconductor substrate of one or both dies in a face-to-face die arrangement while reducing the parasitic capacitance between the inductor and the adjacent die. In disclosed embodiments, a semiconductor device may include a void (e.g., an air gap) between the inductor and the adjacent die to reduce the parasitic capacitance between the inductor and the adjacent die. The void may be formed in the die that includes the inductor and/or the adjacent die. In some respects, the void may be etched in interface layers (e.g., comprising bump pads and dielectric material) between the semiconductor dies, and may extend along the length of the inductor.



