

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2023/0230965 A1

## Jul. 20, 2023 (43) **Pub. Date:**

#### (54) SEMICONDUCTOR PACKAGE DEVICE

Applicant: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

Inventors: **DONGKYU KIM**, Anyang-si (KR);

SEOKHYUN LEE, Hwaseong-si (KR); YEONHO JANG, Cheonan-si (KR); JAEGWON JANG, Hwaseong-si (KR)

Appl. No.: 18/125,170

Mar. 23, 2023 (22) Filed:

### Related U.S. Application Data

Continuation of application No. 17/239,956, filed on Apr. 26, 2021, now Pat. No. 11,616,051.

#### (30)Foreign Application Priority Data

Sep. 16, 2020 (KR) ..... 10-2020-0119000

#### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H01L 25/10  | (2006.01) |
|      | H01L 23/00  | (2006.01) |
|      | H01L 21/56  | (2006.01) |
|      | H01L 23/538 | (2006.01) |
|      | H01L 21/48  | (2006.01) |
|      | H01L 25/00  | (2006.01) |
|      | H01L 23/31  | (2006.01) |
|      | H01L 21/683 | (2006.01) |

(52) U.S. Cl. CPC ...... H01L 25/105 (2013.01); H01L 24/19 (2013.01); H01L 21/563 (2013.01); H01L 23/562 (2013.01); H01L 23/5383 (2013.01); H01L 24/48 (2013.01); H01L 21/4857

21/565 (2013.01); H01L 23/3135 (2013.01); H01L 21/568 (2013.01); H01L 24/20 (2013.01); H01L 21/6835 (2013.01); H01L 23/3128 (2013.01); H01L 23/5386 (2013.01); H01L 21/4853 (2013.01); H01L 23/5389 (2013.01); H01L 2224/214 (2013.01); H01L 2225/1058 (2013.01); H01L 2225/1041 (2013.01); H01L 2225/1035 (2013.01); H01L 2924/3511 (2013.01); H01L 2924/01029 (2013.01); H01L 2221/68372 (2013.01); H01L 2224/48227 (2013.01); H01L 2924/01079 (2013.01); H01L 2924/01028 (2013.01); H01L 2224/215 (2013.01)

#### (57)ABSTRACT

A semiconductor package device includes a first semiconductor package, a second semiconductor package, and first connection terminals between the first and second semiconductor packages. The first semiconductor package includes a lower redistribution substrate, a semiconductor chip, and an upper redistribution substrate vertically spaced apart from the lower redistribution substrate across the semiconductor chip. The upper redistribution substrate includes a dielectric layer, redistribution patterns vertically stacked in the dielectric layer and each including line and via parts, and bonding pads on uppermost redistribution patterns. The bonding pads are exposed from the dielectric layer and in contact with the first connection terminals. A diameter of each bonding pad decreases in a first direction from a central portion at a top surface of the upper redistribution substrate to an outer portion at the top surface thereof. A thickness of each bonding pad increases in the first direction.

