

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2023/0231033 A1

Jul. 20, 2023 (43) **Pub. Date:** 

## (54) MANUFACTURING METHOD OF SEMICONDUCTOR STRUCTURE

(71) Applicant: UNITED MICROELECTRONICS CORP., Hsin-Chu City (TW)

Shin-Hung Li, Nantou County (TW) Inventor:

Assignee: UNITED MICROELECTRONICS

CORP., Hsin-Chu City (TW)

Appl. No.: 18/125,136

(22) Filed: Mar. 23, 2023

### Related U.S. Application Data

(62) Division of application No. 17/347,614, filed on Jun. 15, 2021, now Pat. No. 11,640,981.

#### (30)Foreign Application Priority Data

(CN) ...... 202110521137.1

#### **Publication Classification**

(51) Int. Cl. H01L 29/66 (2006.01)H01L 21/762 (2006.01) H01L 21/02 (2006.01)(2006.01)H01L 21/265

U.S. Cl.

CPC .. H01L 29/66492 (2013.01); H01L 21/76224 (2013.01); H01L 21/0223 (2013.01); H01L 21/2652 (2013.01)

#### (57)ABSTRACT

The invention provides a manufacturing method of a semiconductor structure, the method includes providing a substrate, forming two shallow trench isolation structures in the substrate. A first region, a second region and a third region are defined between the two shallow trench isolation structures, and the second region is located between the first region and the third region. Next, an oxide layer is formed in the first region, the second region and the third region, and the oxide layer directly contacts the two shallow trench isolation structures. The oxide layer in the second region is then removed, and another oxide layer is formed in the first region, the second region and the third region, so that a thick oxide layer is formed in the first and third regions, and a thin oxide layer is formed in the second region.

