

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2023/0231343 A1 Williams

Jul. 20, 2023 (43) **Pub. Date:** 

#### (54) ELECTRICAL INTERPOSER HAVING SHIELDED CONTACTS AND TRACES

(71) Applicant: **GITech, Inc.**, Austin, TX (US)

Inventor: John Williams, Austin, TX (US)

(21) Appl. No.: 18/186,148

(22) Filed: Mar. 18, 2023

#### Related U.S. Application Data

(63) Continuation of application No. 17/243,960, filed on Apr. 29, 2021, now Pat. No. 11,626,696.

### **Publication Classification**

(51) Int. Cl. H01R 13/6587 (2006.01)H01R 4/24 (2006.01)H01R 13/24 (2006.01) (52) U.S. Cl. CPC ........... H01R 13/6587 (2013.01); H01R 4/24 (2013.01); H01R 13/2492 (2013.01)

#### (57)ABSTRACT

A separable and reconnectable connector for semiconductor devices is provided that is scalable for devices having very small contact pitch. Connectors of the present disclosure include signal pins shielded by pins electrically-coupled to ground. One or more signal pins in a contact array are electrically-shielded by at least one ground pin coupled to a ground plane. Embodiments thereby provide signal pins, either single-ended or a differential pair, usable to transmit signals with reduced noise or cross-talk and thus improved signal integrity. Embodiments further provide inner ground planes coupled to connector ground pins to shield pairs of differential signal pins without increasing the size of the connector. Inner grounding layers can be formed within isolation substrates incorporated into connector embodiments between adjacent pairs of signal pins. These buried ground layers provide additional crosstalk isolation in close proximity to signal pins, resulting in improved signal integrity in a significantly reduced space

