

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213029 A1 Lin et al.

Jun. 27, 2024 (43) Pub. Date:

### (54) METHODS FOR REDUCING LEAKAGE **CURRENT**

(71) Applicant: Taiwan Semiconductor

Manufacturing Company, Hainchu

(TW)

(72) Inventors: Tzu-Ging Lin, Kaohsiung (TW);

Yi-Chun Chen, Hsinchu (TW); Chieh-Ning Feng, Taichung (TW);

Jih-Jse Lin, Sijhih (TW)

(21) Appl. No.: 18/093,227

(22) Filed: Jan. 4, 2023

#### Related U.S. Application Data

(60) Provisional application No. 63/434,702, filed on Dec. 22, 2022.

#### **Publication Classification**

(51) Int. Cl.

H01L 21/3065 (2006.01)

H01L 21/762

(2006.01)

U.S. Cl.

CPC .... H01L 21/3065 (2013.01); H01L 21/76224

(2013.01)

#### **ABSTRACT** (57)

Methods for forming a CPODE structure with reduced leakage current are disclosed herein. The CPODE structure is formed by etching away a pair of fins and forming a pair of trenches in the substrate where the pair of fins was originally located. A leakage path may be present in the area between the pair of fins. The etching is performed by cycling continuously plasma etch until the trenches are formed. The plasma etch removes any byproducts that may be formed during the fin etch which could reduce or stop the etching of the fins, the area between the pair of fins, and the substrate.



