

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213084 A1 Tateno et al.

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) APPARATUSES INCLUDING SHALLOW TRENCH ISOLATION AND METHODS FOR FORMING SAME

(71) Applicant: MICRON TECHNOLOGY, INC., BOISE, ID (US)

(72) Inventors: Maxtheodore Tateno, Higashihiroshima (JP); Takashi Sasaki, Higashihiroshima

(73) Assignee: MICRON TECHNOLOGY, INC., BOISE, ID (US)

(21) Appl. No.: 18/536,026

(22) Filed: Dec. 11, 2023

#### Related U.S. Application Data

(60) Provisional application No. 63/477,276, filed on Dec. 27, 2022.

#### **Publication Classification**

(51) Int. Cl. (2006.01)H01L 21/762 H01L 21/02 (2006.01)

(52) U.S. Cl. CPC .. H01L 21/76232 (2013.01); H01L 21/02164 (2013.01); H01L 21/0217 (2013.01)

#### (57)**ABSTRACT**

A semiconductor structure includes a trench in a substrate, one or more spacers at a bottom surface of the trench, and spin-on dielectric in the trench.

