

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213085 A1 KIM et al.

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) LARGE-AREA III-V SEMICONDUCTOR LAYER TRANSFERRING METHOD

(71) Applicant: **ELECTRONICS AND TELECOMMUNICATIONS** RESEARCH INSTITUTE, Daejeon

(KR)

(72) Inventors: Ho Sung KIM, Daejeon (KR);

Daemyeong GEUM, Daejeon (KR)

(73) Assignee: ELECTRONICS AND

**TELECOMMUNICATIONS** RESEARCH INSTITUTE, Daejeon

(21) Appl. No.: 18/488,718

Filed: Oct. 17, 2023 (22)

(30)Foreign Application Priority Data

Dec. 23, 2022 (KR) ...... 10-2022-0183580

#### **Publication Classification**

(51) Int. Cl.

H01L 21/762 (2006.01)H01L 21/02 (2006.01)

U.S. Cl.

CPC .. H01L 21/76251 (2013.01); H01L 21/02543 (2013.01); H01L 21/02546 (2013.01); H01L 21/02587 (2013.01); H01L 21/02664

(2013.01)

#### (57)**ABSTRACT**

Disclosed is a large-area III-V semiconductor layer transferring method. The large-area III-V semiconductor layer transferring method includes: forming III-V semiconductor dies on a lower substrate; forming dielectric patterns on the III-V semiconductor dies and the lower substrate exposed between the III-V semiconductor dies; forming a lower III-V semiconductor layer on the dielectric patterns and the III-V semiconductor dies; forming a sacrificial layer on the lower III-V semiconductor layer; forming an upper III-V semiconductor layer on the sacrificial layer; bonding an upper substrate onto the III-V semiconductor layer; and removing the sacrificial layer.

