

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213097 A1 CHANG et al.

### Jun. 27, 2024 (43) **Pub. Date:**

#### (54) SEMICONDUCTOR DEVICE HAVING CUT **GATE DIELECTRIC**

(71) Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.,

Hsinchu (TW)

(72) Inventors: Chang-Yun CHANG, Taipei City (TW); Bone-Fong WU, Hsinchu City (TW); Ming-Chang WEN, Kaohsiung City (TW); Ya-Hsiu LIN, Taoyuan City

(TW)

(73) Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.,

Hsinchu (TW)

(21) Appl. No.: 18/433,867

(22) Filed: Feb. 6, 2024

### Related U.S. Application Data

- (60) Continuation of application No. 17/872,103, filed on Jul. 25, 2022, now Pat. No. 11,901,237, which is a continuation of application No. 16/985,174, filed on Aug. 4, 2020, now Pat. No. 11,437,278, which is a division of application No. 15/892,593, filed on Feb. 9, 2018, now Pat. No. 10,741,450.
- (60) Provisional application No. 62/592,843, filed on Nov. 30, 2017.

#### **Publication Classification**

(51) Int. Cl. H01L 21/8234 (2006.01)H01L 21/02 (2006.01)

| H01L 21/027  | (2006.01) |
|--------------|-----------|
| H01L 21/265  | (2006.01) |
| H01L 21/3105 | (2006.01) |
| H01L 21/311  | (2006.01) |
| H01L 21/324  | (2006.01) |
| H01L 21/762  | (2006.01) |
| H01L 27/088  | (2006.01) |
| H01L 29/06   | (2006.01) |
| H01L 29/08   | (2006.01) |
| H01L 29/66   | (2006.01) |

(52) U.S. Cl. CPC ...... H01L 21/823431 (2013.01); H01L 21/02156 (2013.01); H01L 21/0217 (2013.01); H01L 21/31111 (2013.01); H01L 21/823418 (2013.01); H01L 21/823437 (2013.01); H01L 21/823481 (2013.01); H01L 27/0886 (2013.01); H01L 29/0649 (2013.01); H01L 29/0847 (2013.01); H01L 29/66545 (2013.01); H01L 21/0274 (2013.01); H01L 21/26513 (2013.01); H01L 21/31053 (2013.01); H01L 21/324 (2013.01); H01L 21/76224 (2013.01); H01L 29/6656 (2013.01)

#### (57)ABSTRACT

A device includes a semiconductor fin, a gate structure, gate spacers, and a dielectric feature. The semiconductor fin is over a substrate. The gate structure is over the semiconductor fin and includes a gate dielectric layer over the semiconductor fin and a gate metal covering the gate dielectric layer. The gate spacers are on opposite sides of the gate structure. The dielectric feature is over the substrate. The dielectric feature is in contact with the gate metal, the gate dielectric layer, and the gate spacers, and an interface between the gate metal and the dielectric feature is substantially aligned with an interface between the dielectric feature and one of the gate spacers.

