

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213114 A1 Kishore et al.

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) LOW-STRESS THERMAL INTERFACE

(71) Applicant: NXP USA, Inc., Austin, TX (US)

(72) Inventors: Sharan Kishore, Tempe, AZ (US); Lu Li, Gilbert, AZ (US); Jaynal A. Molla, Gilbert, AZ (US); Fui Yee Lim, Sunway SPK (MY); Freek Egbert van Straten, Mook (NL); Lakshminarayan

Viswanathan, Chandler, AZ (US)

(21) Appl. No.: 18/146,712

(22) Filed: Dec. 27, 2022

### **Publication Classification**

(51) **Int. Cl.** H01L 23/373 (2006.01)H01L 23/00 (2006.01) (52) U.S. Cl.

CPC ....... H01L 23/3735 (2013.01); H01L 24/29 (2013.01); H01L 24/32 (2013.01); H01L 2224/29139 (2013.01); H01L 2224/32245 (2013.01)

#### (57)ABSTRACT

A substrate is bonded to a conductive metallic flange via a free-standing heterostructure thermal interface material that includes physically distinct volumes of different conductive materials. The heterostructure thermal interface material (a bimetallic foil, for example) is metallurgically bonded to the bottom of the substrate on one side and metallurgically bonded to the flange on an opposite side. The constituent materials forming the thermal interface material and their dimensions can be chosen to achieve a desired thermal and/or electrical conductivity while allowing the coefficient of thermal expansion (CTE) to be matched to the substrate and/or the flange.

