

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213152 A1 Wu et al.

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) SEMICONDUCTOR STRUCTURE AND METHOD OF MAKING THE SAME

(71) Applicant: CHANGXIN MEMORY

TECHNOLOGIES, INC., Hefei City

(CN)

Inventors: Tieh-Chiang Wu, Hefei City (CN);

Lingxin Zhu, Hefei City (CN)

17/795,117 (21) Appl. No.:

(22) PCT Filed: Jun. 10, 2022

(86) PCT No.: PCT/CN2022/098133

§ 371 (c)(1),

(2) Date: Jul. 25, 2022

#### (30)Foreign Application Priority Data

May 23, 2022 (CN) ...... 202210560785.2

### **Publication Classification**

(51) Int. Cl. H01L 23/528 (2006.01)H01L 21/768 (2006.01)H10B 12/00 (2006.01) (52) U.S. Cl. CPC ..... H01L 23/528 (2013.01); H01L 21/76883 (2013.01); *H10B 12/482* (2023.02)

#### (57)**ABSTRACT**

A semiconductor structure and a preparation method making it are disclosed. The semiconductor structure includes: a substrate, a bit line contact structure, a first epitaxial layer, a bit line and a second epitaxial layer. The structure includes bit line contact holes. The bit line contact structure is disposed in one of the bit line contact holes. The first epitaxial layer is epitaxially grown on the sidewalls of the bit line contact structure. The bit line includes a connection layer connected to the bit line contact structure. The second epitaxial layer is epitaxially grown on the sidewalls of the connection layer. The present disclosure can reduce the contact resistance and parasitic capacitance between the bit line contact structures and the bit lines, thereby improving the electrical performance of the semiconductor structure, thereby raising the reliability and yield of the semiconductor structure.

