

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0213162 A1

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) SEMICONDUCTOR DEVICE WITH ADJUSTMENT LAYERS AND METHOD FOR FABRICATING THE SAME

(71) Applicant: NANYA TECHNOLOGY **CORPORATION**, NEW TAIPEI CITY (TW)

(72) Inventor: TSE-YAO HUANG, TAIPEI CITY (TW)

Appl. No.: 18/596,978 (21)

(22) Filed: Mar. 6, 2024

#### Related U.S. Application Data

(62) Division of application No. 17/698,564, filed on Mar. 18, 2022, which is a division of application No. 16/895,620, filed on Jun. 8, 2020, now abandoned.

#### **Publication Classification**

(51) Int. Cl. H01L 23/532 (2006.01)H01L 21/768 (2006.01)H01L 23/522 (2006.01)H10B 12/00 (2006.01)

#### (52) U.S. Cl.

CPC .. H01L 23/53295 (2013.01); H01L 21/76831 (2013.01); H01L 21/76844 (2013.01); H01L 21/76846 (2013.01); H01L 21/76864 (2013.01); H01L 23/5226 (2013.01); H10B 12/0335 (2023.02); H10B 12/315 (2023.02); H01L 21/76843 (2013.01)

#### (57)ABSTRACT

The present application discloses a semiconductor device with adjustment layers and a method for fabricating the semiconductor device with the adjustment layers. The semiconductor device includes a substrate, an interconnection structure positioned on the substrate, a contact positioned penetrating the interconnection structure, two adjustment layers positioned on sidewalls of the contact, a contact barrier layer positioned between the interconnection structure and the contact and between the substrate and the contact, wherein the two adjustment layers are positioned between the contact and the contact barrier layer. A bottom segment of the contact barrier layer is positioned between the substrate and the contact, and bottom most points of the two adjustment layers contact the bottom portion of the contact barrier layer.

