

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0213175 A1

#### Jun. 27, 2024 (43) **Pub. Date:**

### (54) SEMICONDUCTOR PACKAGE HAVING ALIGNMENT PATTERN

(71) Applicant: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

Inventor: Daewoong HEO, Suwon-si (KR)

Assignee: Samsung Electronics Co., Ltd.,

Suwon-si (KR)

Appl. No.: 18/535,231 (21)

(22)Filed: Dec. 11, 2023

(30)Foreign Application Priority Data

(KR) ..... 10-2022-0185864 Dec. 27, 2022 Apr. 12, 2023 (KR) ...... 10-2023-0048230

#### **Publication Classification**

(51) Int. Cl.

H01L 23/544 (2006.01)H01L 23/00 (2006.01)H01L 23/498 (2006.01)

(52) U.S. Cl.

CPC ..... H01L 23/544 (2013.01); H01L 23/49838 (2013.01); H01L 24/32 (2013.01); H01L 24/48 (2013.01); H01L 24/73 (2013.01); H01L 2223/54426 (2013.01); H01L 2224/32225 (2013.01); H01L 2224/48227 (2013.01); H01L 2224/73265 (2013.01); H01L 2924/181 (2013.01)

#### (57)**ABSTRACT**

A semiconductor package includes a substrate including an upper pad and an alignment pad on an upper surface thereof, a first bonding pad disposed on the upper pad, the first bonding pad including a first trench extending in one direction on an upper surface thereof, at least one first alignment pattern disposed on the alignment pad and disposed to be adjacent to the first bonding pad, a semiconductor chip disposed on the substrate, and a first bonding wire connecting the semiconductor chip to the first bonding pad, wherein the at least one first alignment pattern is aligned with the first trench in a direction in which the first trench extends, and the first bonding wire contacts the first bonding pad and partially fills an inner wall of the first trench.

