

## (19) United States

### (12) Patent Application Publication (10) Pub. No.: US 2024/0213187 A1 LEE et al.

### Jun. 27, 2024 (43) **Pub. Date:**

#### (54) SEMICONDUCTOR PACKAGE AND METHOD FOR MANUFACTURING THE

(71) Applicant: NEPES CO., LTD., Samseong-myeon

(KR)

(72) Inventors: JungWon LEE, Samseong-myeon

(KR); InSoo KANG, Samseong-myeon (KR); Ju-Eok PARK, Samseong-myeon

(KR); Se-Bin HWANG, Samseong-myeon (KR)

Assignee: **NEPES CO., LTD.**, Samseong-myeon

(21)Appl. No.: 18/534,847

(22)Filed: Dec. 11, 2023

(30)Foreign Application Priority Data

Dec. 21, 2022 (KR) ...... 10-2022-0180979

#### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H01L 23/66  | (2006.01) |
|      | H01L 23/00  | (2006.01) |
|      | H01L 23/15  | (2006.01) |
|      | H01L 23/31  | (2006.01) |
|      | H01L 23/498 | (2006.01) |
|      | H01L 23/522 | (2006.01) |
|      | H01Q 1/22   | (2006.01) |

# (52) U.S. Cl.

CPC ...... H01L 23/66 (2013.01); H01L 23/15 (2013.01); H01L 23/3107 (2013.01); H01L 23/49816 (2013.01); H01L 23/49822 (2013.01); H01L 23/49838 (2013.01); H01L 23/5226 (2013.01); H01L 24/08 (2013.01); H01L 24/16 (2013.01); H01L 24/94 (2013.01); H01L 24/97 (2013.01); H01Q 1/2283 (2013.01); H01L 2223/6677 (2013.01); H01L 2224/08225 (2013.01); H01L 2224/16225 (2013.01); H01L 2224/94 (2013.01); H01L 2224/97 (2013.01); H01L 2924/181 (2013.01)

#### ABSTRACT (57)

A semiconductor package and a manufacturing method thereof are disclosed. The semiconductor package and manufacturing method thereof according to an aspect of the present invention may include an antenna structure including a dielectric layer made of a transparent material, an active antenna pattern formed on one surface of the dielectric layer and a parasitic antenna pattern formed on the other surface of the dielectric layer opposite to the one surface; a first rewiring structure electrically connected to the active antenna pattern of the antenna structure; a molding body formed on one surface of the first rewiring structure; a semiconductor chip placed within the molding body; a second rewiring structure formed on one surface of the molding body; a vertical connection conductor laterally spaced from the semiconductor chip, penetrating the molding layer, and electrically connecting the second rewiring structure and the first rewiring structure; and an external connection terminal formed on one surface of the second rewiring structure.

