

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0213196 A1 Harrington, III et al.

### Jun. 27, 2024 (43) **Pub. Date:**

### (54) POWER SEMICONDUCTOR DEVICES INCLUDING MULTIPLE LAYER METALLIZATION

(71) Applicant: Wolfspeed, Inc., Durham, NC (US)

Inventors: Thomas Edgar Harrington, III, Durham, NC (US); Brice McPherson, Fayetteville, AR (US); Scott Allen,

Durham, NC (US)

(21) Appl. No.: 18/160,765

(22) Filed: Jan. 27, 2023

#### Related U.S. Application Data

(60) Provisional application No. 63/434,782, filed on Dec. 22, 2022.

#### **Publication Classification**

(51) Int. Cl. (2006.01)H01L 23/00 H01L 21/66 (2006.01)H01L 23/522 (2006.01)

(52) U.S. Cl.

CPC ...... H01L 24/09 (2013.01); H01L 22/32 (2013.01); H01L 23/5226 (2013.01); H01L 24/03 (2013.01); H01L 2224/03 (2013.01); H01L 2224/0903 (2013.01); H01L 2224/09051 (2013.01); H01L 2924/10272 (2013.01); H01L *2924/13091* (2013.01)

#### (57)**ABSTRACT**

Power semiconductor devices are provided. In one example, a semiconductor device includes a semiconductor vertical power device structure. The semiconductor device includes a first metallization layer on the semiconductor structure. The first metallization layer includes one or more metal structures. The semiconductor device includes a second metallization layer at least partially overlapping the first metallization layer. The semiconductor device includes an insulating layer between the first metallization layer and the second metallization layer. The insulating layer includes an insulating portion. The insulating portion may be patterned to insulate the one or more metal structures of the first metallization layer.



