

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0213201 A1 Hossain et al.

Jun. 27, 2024 (43) **Pub. Date:** 

## (54) INNOVATIVE INTERCONNECT DESIGN FOR PACKAGE ARCHITECTURE TO IMPROVE LATENCY

(71) Applicant: Intel Corporation, Santa Clara, CA (US)

(72) Inventors: MD Altaf Hossain, Portland, OR (US); Ankireddy Nalamalpu, Portland, OR (US); Dheeraj Subbareddy, Portland,

Appl. No.: 18/599,147

(22) Filed: Mar. 7, 2024

### Related U.S. Application Data

(63) Continuation of application No. 18/300,329, filed on Apr. 13, 2023, now Pat. No. 11,929,339, which is a continuation of application No. 17/466,396, filed on Sep. 3, 2021, now Pat. No. 11,658,144, which is a continuation of application No. 16/023,846, filed on Jun. 29, 2018, now Pat. No. 11,121,109.

(60) Provisional application No. 62/577,581, filed on Oct. 26, 2017.

### **Publication Classification**

(51) Int. Cl. H01L 23/00 (2006.01)G06F 13/14 (2006.01) G06F 13/38 (2006.01)G06F 13/42 (2006.01)H01L 25/065 (2006.01)

(52) U.S. Cl.

CPC ...... H01L 24/18 (2013.01); G06F 13/14 (2013.01); G06F 13/385 (2013.01); G06F 13/4221 (2013.01); G06F 13/4265 (2013.01); H01L 25/0652 (2013.01); H01L 25/0655 (2013.01)

#### ABSTRACT (57)

An integrated circuit includes a package substrate that includes first and second electrical traces. The integrated circuit includes first, second, third, and fourth configurable dies, which are mounted on the package substrate. The first and second configurable dies are arranged in a first row. The third and fourth configurable dies are arranged in a second row, which is approximately parallel to the first row. The first and third configurable dies are arranged in a first column. The second and fourth configurable dies are arranged in a second column, which is approximately parallel to the first column. The first electrical trace couples the first and third configurable dies, and the second electrical trace couples the second and third configurable dies. The second electrical trace is oblique with respect to the first electrical trace. The oblique trace improves the latency of signals transmitted between dies and thereby increases the circuit operating speed.

