

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0213231 A1 Jang et al.

## Jun. 27, 2024 (43) **Pub. Date:**

### (54) SEMICONDUCTOR DEVICE AND METHOD OF FORMING VERTICAL INTERCONNECT STRUCTURE FOR POP MODULE

(71) Applicant: STATS ChipPAC Pte. Ltd., Singapore

Inventors: Junghwan Jang, Incheon (KR); Giwoong Nam, Incheon (KR); Myongsuk Kang, Incheon (KR)

Assignee: STATS ChipPAC Pte. Ltd., Singapore (73)(SG)

Appl. No.: 18/599,304 (21)

(22) Filed: Mar. 8, 2024

#### Related U.S. Application Data

(62) Division of application No. 17/347,065, filed on Jun. 14, 2021, now Pat. No. 11,955,467.

#### **Publication Classification**

| (51) | Int. Cl.    |           |
|------|-------------|-----------|
|      | H01L 25/10  | (2006.01) |
|      | H01L 21/48  | (2006.01) |
|      | H01L 21/56  | (2006.01) |
|      | H01L 21/683 | (2006.01) |
|      | H01L 23/00  | (2006.01) |
|      | H01L 23/31  | (2006.01) |
|      | H01L 23/538 | (2006.01) |
|      | H01L 25/00  | (2006.01) |

#### (52) U.S. Cl.

CPC ...... H01L 25/105 (2013.01); H01L 21/4853 (2013.01); H01L 21/4857 (2013.01); H01L 21/565 (2013.01); H01L 21/568 (2013.01); H01L 21/6835 (2013.01); H01L 23/3128 (2013.01); H01L 23/5383 (2013.01); H01L 23/5386 (2013.01); H01L 23/5389 (2013.01); H01L 24/19 (2013.01); H01L 24/20 (2013.01); H01L 25/50 (2013.01); H01L 2221/68372 (2013.01); H01L 2224/214 (2013.01); H01L 2225/1035 (2013.01); H01L 2225/1058 (2013.01)

#### (57)ABSTRACT

A semiconductor device has a substrate and a first light sensitive material formed over the substrate. A plurality of first conductive posts is formed over the substrate by patterning the first light sensitive material and filling the pattern with a conductive material. A plurality of electrical contacts is formed over the substrate and the conductive posts are formed over the electrical contacts. A first electric component is disposed over the substrate between the first conductive posts. A plurality of second conductive posts is formed over the first electrical component by patterning a second light sensitive material and filling the pattern with conductive material. A first encapsulant is deposited over the first electrical component and conductive posts. A portion of the first encapsulant is removed to expose the first conductive posts. A second electrical component is disposed over the first electrical component and covered with a second encapsulant.

