

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213251 A1 Seko et al.

Jun. 27, 2024 (43) **Pub. Date:** 

### (54) APPARATUS AND TEST ELEMENT GROUP

# (71) Applicant: Micron Technology, Inc., Boise, ID

(72) Inventors: Akiyoshi Seko, Higashihiroshima (JP); Yu Kosuge, Higashihiroshima (JP); Takahiro Sonoda, Higashihiroshima (JP); Kazuo Aizawa, Higashihiroshima (JP); Koji Hamada, Tama (JP)

(73) Assignee: Micron Technology, Inc., Boise, ID (US)

(21) Appl. No.: 18/521,175

(22) Filed: Nov. 28, 2023

## Related U.S. Application Data

(60) Provisional application No. 63/477,274, filed on Dec. 27, 2022.

### **Publication Classification**

(51) Int. Cl. H01L 27/092 (2006.01)H01L 21/66 (2006.01)

(52) U.S. Cl. CPC .......... H01L 27/0928 (2013.01); H01L 22/34 (2013.01)

#### (57) **ABSTRACT**

According to one or more embodiments of the disclosure, an apparatus comprising a pad above a semiconductor substrate, an n-well in the semiconductor substrate, and a floating p-well in the semiconductor substrate is provided. The floating p-well is below the pad and surrounded by the n-well in the semiconductor substrate.

