

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213252 A1 Anderson et al.

## Jun. 27, 2024 (43) **Pub. Date:**

2027/11875 (2013.01); H01L 2027/11885

(2013.01)

#### (54) VTFET CIRCUIT WITH OPTIMIZED MOL

(71) Applicant: International Business Machines Corporation, Armonk, NY (US)

(72) Inventors: Brent A. Anderson, Jericho, VT (US);

Albert M. Chu, Nashua, NH (US); Lawrence A. Clevenger, Saratoga Springs, NY (US); Nicholas Anthony Lanzillo, Wynantskill, NY (US); Ruilong Xie, Niskayuna, NY (US)

(21) Appl. No.: 18/086,229

(22) Filed: Dec. 21, 2022

### **Publication Classification**

(51) Int. Cl.

H01L 27/118 (2006.01)H03K 17/693 (2006.01)

(52) U.S. Cl.

..... H01L 27/11807 (2013.01); H03K 17/693 (2013.01); H01L 2027/11853 (2013.01); H01L

(57)ABSTRACT

Integrated circuits and related logic circuits and structures employing VTFET logic devices. In particular, during middle-of-line (MOL) processing, method steps are employed for forming two-level MOL contact connector structures below first (M1) metallization level wiring formed during subsequent BEOL processing. Using damascene and subtractive metal etch techniques, respective MOL contact connector structures at two levels are formed with a second level above a first level contact. These contact connector structures at two levels below M1 metallization level can provide cross-connections to VTFET devices of logic circuits that enable increased scaling of the logic circuit designs, e.g., especially for multiplexor circuit layouts due to wiring access. The flexible MOL cross-connections made below M1 metallization level provides for much improved M1 and M2 wirability and enable semiconductor circuit layouts that allow for improved cell size reduction without creating significant connection issues at high wiring levels thereby increasing circuit design flexibility.

# <u>10</u>

