

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0213320 A1

## Jun. 27, 2024 (43) **Pub. Date:**

## (54) SEMICONDUCTOR DEVICE HAVING BURIED GATE STRUCTURE AND METHOD FOR FABRICATING THE SAME

(71) Applicant: **SK hynix Inc.**, Gyeonggi-do (KR)

Inventor: Seong-Wan RYU, Gyeonggi-do (KR)

(21) Appl. No.: 18/420,777

(22) Filed: Jan. 24, 2024

## Related U.S. Application Data

(63) Continuation of application No. 17/829,581, filed on Jun. 1, 2022, now Pat. No. 11,923,416, which is a continuation of application No. 16/919,368, filed on Jul. 2, 2020, now Pat. No. 11,380,761, which is a continuation of application No. 16/119,424, filed on Aug. 31, 2018, now Pat. No. 10,741,643.

#### (30)Foreign Application Priority Data

Feb. 22, 2018 (KR) ...... 10-2018-0021240

## **Publication Classification**

(51) Int. Cl. H01L 29/08 (2006.01)H01L 21/324 (2006.01)H01L 29/423 (2006.01)H01L 29/66 (2006.01)H01L 29/78 (2006.01)

U.S. Cl. (52)

CPC ...... H01L 29/0873 (2013.01); H01L 21/324 (2013.01); H01L 29/4236 (2013.01); H01L 29/66734 (2013.01); H01L 29/7813 (2013.01)

#### (57)ABSTRACT

A semiconductor device includes: a substrate; a first source/ drain region and a second source/drain region spaced apart from each other by a trench in the substrate; and a gate structure in the trench, wherein the gate structure includes: a gate dielectric layer formed on a bottom and sidewalls of the trench; a first gate electrode positioned in a bottom portion of the trench over the gate dielectric layer; a second gate electrode positioned over the first gate electrode; and a dipole inducing layer formed between the first gate electrode and the second gate electrode and between sidewalls of the second gate electrode and the gate dielectric layer.

