

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213321 A1 Afzalian

### Jun. 27, 2024 (43) **Pub. Date:**

### (54) TUNNELING ENABLED FEEDBACK FET

(71) Applicant: **IMEC VZW**, Leuven (BE)

Inventor: **Aryan Afzalian**, Chastre (BE)

Appl. No.: 18/545,730 (21)

Filed: Dec. 19, 2023 (22)

(30)Foreign Application Priority Data

Dec. 22, 2022 (EP) ...... 22216117.6

#### **Publication Classification**

| (51) | Int. Cl.   |           |
|------|------------|-----------|
| , ,  | H01L 29/08 | (2006.01) |
|      | H01L 29/06 | (2006.01) |
|      | H01L 29/10 | (2006.01) |
|      | H01L 29/16 | (2006.01) |
|      | H01L 29/43 | (2006.01) |

(52) U.S. Cl.

CPC ..... H01L 29/0895 (2013.01); H01L 29/0665 (2013.01); H01L 29/1033 (2013.01); H01L 29/1606 (2013.01); H01L 29/432 (2013.01)

#### **ABSTRACT** (57)

Example embodiments relate to tunneling enabled feedback field effect transistors (FETs). One example system includes a feedback field effect transistor. The feedback field effect transistor includes a source region. The feedback field effect transistor also includes a channel region. Additionally, the feedback field effect transistor includes a drain region. Further, the feedback field effect transistor includes a gate. The channel region is between the source region and the drain region. The source region, the channel region, and the drain region include a semiconductor material with a bandgap that is smaller than 0.9 eV. The source region or the drain region has a dopant concentration that is smaller than  $5\times10^{19}$  cm<sup>-3</sup>. The gate is positioned along the channel and isolated from the channel.

