

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213366 A1 Huber et al.

Jun. 27, 2024 (43) **Pub. Date:** 

## (54) VERTICAL TRANSISTORS AND METHOD FOR PRODUCING THE SAME

(71) Applicant: Robert Bosch GmbH, Stuttgart (DE)

(72) Inventors: Christian Huber, Ludwigsburg (DE); Jens Baringhaus, Sindelfingen (DE);

Roland Puesche, Rommelsbach (DE)

(21) Appl. No.: 18/557,252

PCT Filed: Apr. 20, 2022

(86) PCT No.: PCT/EP2022/060319

§ 371 (c)(1),

(2) Date: Oct. 25, 2023

#### (30)Foreign Application Priority Data

(DE) ...... 10 2021 204 293.7

### **Publication Classification**

(51) Int. Cl. (2006.01)H01L 29/78 H01L 29/20 (2006.01)

H01L 29/417 (2006.01)(2006.01)H01L 29/423

(52) U.S. Cl.

CPC ..... H01L 29/7813 (2013.01); H01L 29/2003 (2013.01); H01L 29/41741 (2013.01); H01L 29/4236 (2013.01); H01L 29/7811 (2013.01)

#### ABSTRACT (57)

A vertical transistor with an outer region and a membrane region. At least a portion of a semiconductor substrate is arranged in the outer region. The semiconductor substrate is structured in such a way that a rear trench is arranged in the membrane region. The rear trench is free of semiconductor substrate. A masking layer is arranged in the outer region and/or in the membrane region. A layer stack is arranged in the membrane region, wherein the layer stack includes at least one drift layer, at least one component-defining layer system, and at least one control terminal, preferably a gate electrode. The masking layer is configured such that the region on the masking layer is substantially free of the layer stack so that the lateral extension of the layer stack is adjusted by means of the masking layer.

