

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2024/0213372 A1 KIM et al.

Jun. 27, 2024 (43) **Pub. Date:** 

(54) VERTICAL CHANNEL THIN FILM TRANSISTOR AND METHOD FOR MANUFACTURING THE SAME

(71) Applicant: ELECTRONICS AND **TELECOMMUNICATIONS** RESEARCH INSTITUTE, Daejeon

(KR)

(72) Inventors: Yong Hae KIM, Daejeon (KR); Jong-Heon YANG, Daejeon (KR); Seong-Mok CHO, Daejeon (KR); Ji Hun CHOI, Daejeon (KR); Jae-Eun PI, Daejeon (KR); Chi-Sun HWANG,

Daejeon (KR)

(21) Appl. No.: 18/487,625

(22)Filed: Oct. 16, 2023

(30)Foreign Application Priority Data

Dec. 21, 2022 (KR) ..... 10-2022-0180073

## **Publication Classification**

(51) Int. Cl. H01L 29/786 (2006.01)H01L 27/06 (2006.01) H01L 29/417 (2006.01)H01L 29/66 (2006.01)

(52) U.S. Cl.

CPC .... H01L 29/78642 (2013.01); H01L 27/0629 (2013.01); H01L 28/20 (2013.01); H01L 29/41733 (2013.01); H01L 29/6675 (2013.01); H01L 29/66772 (2013.01); H01L 29/66969 (2013.01); H01L 29/78654 (2013.01); H01L 29/78672 (2013.01); H01L 29/7869 (2013.01); H01L 29/78696 (2013.01)

## (57)ABSTRACT

Provided is a method for manufacturing a vertical channel thin film transistor. The method for manufacturing the vertical channel thin film transistor includes forming a bottom source drain electrode, forming a first interlayer insulating layer, forming first middle source drain electrodes, forming a second interlayer insulating layer, forming a top source drain electrode, forming an opening through which portions of the bottom source drain electrode, the first middle source drain electrodes, and the top source drain electrode are exposed, forming channel layers, forming a gate insulating layer on the channel layers, the bottom source drain electrode, the first middle source drain electrodes, and the top source drain electrode, and forming gate electrodes on the gate insulating layer.

