

# (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2024/0213874 A1 JUNNARKAR et al.

### Jun. 27, 2024 (43) **Pub. Date:**

#### (54) GATE DRIVER CIRCUIT

Applicant: TEXAS INSTRUMENTS

**INCORPORATED**, Dallas, TX (US)

Inventors: Avadhut JUNNARKAR, McKinney,

TX (US); Mustapha EL-MARKHI,

Richardson, TX (US); Neeraj KESKAR, Allen, TX (US)

Appl. No.: 18/146,512

(22)Filed: Dec. 27, 2022

### **Publication Classification**

(51) Int. Cl. H02M 1/00 (2006.01)H02M 1/08 (2006.01)H02M 3/155 (2006.01)H03K 3/012 (2006.01)H03K 3/037 (2006.01)H03K 19/0175 (2006.01)

#### (52) U.S. Cl.

CPC ........... H02M 1/0054 (2021.05); H02M 1/08 (2013.01); H02M 3/155 (2013.01); H03K 3/012 (2013.01); H03K 3/037 (2013.01); H03K 19/017509 (2013.01); H03K 17/162 (2013.01)

#### (57)ABSTRACT

A gate driver circuit includes a pull-up circuit, a pull-down circuit, a level shifter circuit, and a drive strength control circuit. The pull-up circuit includes a pull-up output, a first signal input, and a first enable input. The pull-up output is coupled to a gate drive output. The first signal input is coupled to a drive signal input. The pull-down circuit includes a pull-down output, a second signal input, and a second enable input. The pull-down output is coupled to the gate drive output. The second signal input is coupled to the drive signal input. The level shifter circuit includes a shifter output and a drive strength input. The shifter output is coupled to the first enable input and the second enable input. The drive strength control circuit includes a drive strength output coupled to the drive strength input.

