

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0352862 A1 Inoue et al.

(43) **Pub. Date:** 

Nov. 3, 2022

(54) METHODS FOR FABRICATION OF BONDED WAFERS AND SURFACE ACOUSTIC WAVE DEVICES USING SAME

(71) Applicant: **Qorvo US, Inc.**, Greensboro, NC (US)

(72) Inventors: **Shogo Inoue**, Longwood, FL (US); Marc Solal, Longwood, FL (US); Robert Aigner, Ocoee, FL (US)

(21) Appl. No.: 17/857,715

(22) Filed: Jul. 5, 2022

### Related U.S. Application Data

- Continuation of application No. 16/507,678, filed on Jul. 10, 2019, now Pat. No. 11,451,206, which is a continuation of application No. 15/087,423, filed on Mar. 31, 2016, now Pat. No. 10,381,998.
- (60) Provisional application No. 62/197,650, filed on Jul. 28, 2015.

#### **Publication Classification**

(51) Int. Cl. H03H 3/02 (2006.01)H03H 9/02 (2006.01)H03H 3/10 (2006.01)H03H 9/145 (2006.01) H03H 9/17 (2006.01)H03H 9/25 (2006.01)H03H 9/54 (2006.01)H03H 9/64 (2006.01)

(52) U.S. Cl.

CPC ......... H03H 3/02 (2013.01); H03H 9/02574 (2013.01); H03H 9/02834 (2013.01); H03H 9/02952 (2013.01); H03H 3/10 (2013.01); H03H 9/145 (2013.01); H03H 9/17 (2013.01); H03H 9/25 (2013.01); H03H 9/54 (2013.01); H03H 9/6406 (2013.01); Y10T 29/42 (2015.01)

#### (57)**ABSTRACT**

A method of fabricating a bonded wafer with low carrier lifetime in silicon comprises providing a silicon substrate having opposing top and bottom surfaces, modifying a top portion of the silicon substrate to reduce carrier lifetime in the top portion relative to the carrier lifetime in portions of the silicon substrate other than the top portion, bonding a piezoelectric layer having opposing top and bottom surfaces separated by a distance T over the top surface of the silicon substrate, and providing a pair of electrodes having fingers that are inter-digitally dispersed on a top surface of the piezoelectric layer, the electrodes comprising a portion of a Surface Acoustic Wave (SAW) device. The modifying and bonding steps may be performed in any order. The modified top portion of the silicon substrate prevents the creation of a parasitic conductance within that portion during operation of the SAW device.

