

# (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0352886 A1 Pan et al.

Nov. 3, 2022 (43) Pub. Date:

## (54) MULTI-VOLTAGE INPUT OUTPUT DEVICE

(71) Applicant: Taiwan Semiconductor

Manufacturing Company Limited,

Hsinchu (TW)

(72) Inventors: Lei Pan, Shanghai (CN); Zhen Tang,

Shanghai (CN); Miranda Ma, Shanghai (CN)

Appl. No.: 17/865,457

(22) Filed: Jul. 15, 2022

### Related U.S. Application Data

(63) Continuation of application No. 17/363,168, filed on Jun. 30, 2021, now Pat. No. 11,424,740, which is a continuation of application No. 16/903,486, filed on Jun. 17, 2020, now Pat. No. 11,057,035, which is a continuation of application No. 16/705,453, filed on Dec. 6, 2019, now Pat. No. 10,727,831, which is a continuation of application No. 15/967,877, filed on May 1, 2018, now Pat. No. 10,511,304.

#### (30)Foreign Application Priority Data

Sep. 29, 2017 (CN) ...... 201710909305.8

### **Publication Classification**

(51) Int. Cl. H03K 17/687 (2006.01)H01L 27/092 (2006.01)H03K 19/0185 (2006.01)

U.S. Cl.

CPC ...... H03K 17/687 (2013.01); H01L 27/0924 (2013.01); H03K 19/018585 (2013.01)

#### (57)ABSTRACT

A device comprises, a first power source providing a first voltage, a second power source providing a second voltage less than the first voltage, a first bias voltage source providing a first bias voltage between the first voltage and the second voltage, a second bias voltage source providing a second bias voltage between the first voltage and the second voltage, the second bias voltage greater than or equal to the first bias voltage. The device also includes an output, a pull up network coupled in series between the first power source and the output pad including: a first gate coupled to the bias voltage source; and a second gate coupled to a signal that varies between first bias voltage and first power source. The device includes and a pull down network coupled between the output pad and second power source and including: a third gate coupled to the second bias voltage source; and a fourth gate coupled to a signal that varies between the second power source and the second bias voltage source.

