

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0352893 A1 KANG et al.

Nov. 3, 2022 (43) **Pub. Date:** 

## (54) TERNARY LOGIC CIRCUIT DEVICE

(71) Applicant: POSTECH Research and Business **Development Foundation**, Pohang-si

(KR)

(72) Inventors: Seokhyeong KANG, Pohang-si (KR);

Sunmean KIM, Pohang-si (KR); SungYun LEE, Busan (KR); Sunghye

PARK, Daegu (KR)

Appl. No.: 17/489,624 (21)

Filed: (22)Sep. 29, 2021

(30)Foreign Application Priority Data

(KR) ..... 10-2021-0055864 Apr. 29, 2021

## **Publication Classification**

(51) Int. Cl. H03K 19/0944 (2006.01)H03K 19/20 (2006.01) (52) U.S. Cl.

CPC ...... H03K 19/0944 (2013.01); H03K 19/20 (2013.01)

(57)**ABSTRACT** 

A circuit includes a plurality of first counting gates, a first ternary half adder (THA) and a second THA that are connected to the plurality of first counting gates, a third THA configured to receive a sum output signal of the first THA and a sum output signal of the second THA, a first ternary sum gate configured to receive a carry output signal of the first THA and a carry output signal of the second THA, and a second ternary sum gate configured to receive a carry output signal of the third THA and an output signal of the first ternary sum gate, wherein the third THA and the second ternary sum gate may be configured to output voltage signals corresponding to a number of drain voltages among input signals applied to the plurality of first counting gates.

200

