

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2022/0352896 A1 MIDHA et al.

# (43) Pub. Date:

## Nov. 3, 2022

### (54) HIGH PERFORMANCE PHASE LOCKED LOOP FOR MILLIMETER WAVE APPLICATIONS

(71) Applicant: STMicroelectronics International

N.V., Geneva (CH)

(72) Inventors: Gagan MIDHA, Panipat (IN); Kallol CHATTERJEE, Kolkata (IN); Anand

KUMAR, Noida (IN); Ankit GUPTA,

(73) Assignee: STMicroelectronics International

N.V., Geneva (CH)

(21) Appl. No.: 17/863,708

(22) Filed: Jul. 13, 2022

### Related U.S. Application Data

- Continuation of application No. 17/521,210, filed on Nov. 8, 2021, now Pat. No. 11,431,342.
- (60) Provisional application No. 63/130,440, filed on Dec. 24, 2020.

#### **Publication Classification**

(51) Int. Cl. H03L 7/089 (2006.01)H03L 7/099 (2006.01)H03L 7/093 (2006.01)H03L 7/197 (2006.01)

(52) U.S. Cl. CPC .......... H03L 7/0891 (2013.01); H03L 7/0992 (2013.01); H03L 7/093 (2013.01); H03L **7/1976** (2013.01)

#### (57)ABSTRACT

A phase lock loop (PLL) includes an input comparison circuit configured to compare a reference signal to a divided feedback signal and generate at least one charge pump control signal based thereupon. A charge pump generates a charge pump output signal in response to the at least one charge pump control signal. A loop filter is coupled to receive and filter the charge pump output signal to produce an oscillator control signal. An oscillator generates an output signal in response to the oscillator control signal, with the output signal divided by a divisor using divider circuitry to produce the divided feedback signal. Divisor generation circuitry is configured to change the divisor over time so that a frequency of the divided feedback signal changes from a first frequency to a second frequency over time.

